Merge branch 'for-next' of git://git.kernel.org/pub/scm/linux/kernel/git/hch/vfs...
[pandora-kernel.git] / drivers / gpu / drm / radeon / rs400.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/seq_file.h>
29 #include <linux/slab.h>
30 #include <drm/drmP.h>
31 #include "radeon.h"
32 #include "radeon_asic.h"
33 #include "rs400d.h"
34
35 /* This files gather functions specifics to : rs400,rs480 */
36 static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
37
38 void rs400_gart_adjust_size(struct radeon_device *rdev)
39 {
40         /* Check gart size */
41         switch (rdev->mc.gtt_size/(1024*1024)) {
42         case 32:
43         case 64:
44         case 128:
45         case 256:
46         case 512:
47         case 1024:
48         case 2048:
49                 break;
50         default:
51                 DRM_ERROR("Unable to use IGP GART size %uM\n",
52                           (unsigned)(rdev->mc.gtt_size >> 20));
53                 DRM_ERROR("Valid GART size for IGP are 32M,64M,128M,256M,512M,1G,2G\n");
54                 DRM_ERROR("Forcing to 32M GART size\n");
55                 rdev->mc.gtt_size = 32 * 1024 * 1024;
56                 return;
57         }
58 }
59
60 void rs400_gart_tlb_flush(struct radeon_device *rdev)
61 {
62         uint32_t tmp;
63         unsigned int timeout = rdev->usec_timeout;
64
65         WREG32_MC(RS480_GART_CACHE_CNTRL, RS480_GART_CACHE_INVALIDATE);
66         do {
67                 tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
68                 if ((tmp & RS480_GART_CACHE_INVALIDATE) == 0)
69                         break;
70                 DRM_UDELAY(1);
71                 timeout--;
72         } while (timeout > 0);
73         WREG32_MC(RS480_GART_CACHE_CNTRL, 0);
74 }
75
76 int rs400_gart_init(struct radeon_device *rdev)
77 {
78         int r;
79
80         if (rdev->gart.table.ram.ptr) {
81                 WARN(1, "RS400 GART already initialized\n");
82                 return 0;
83         }
84         /* Check gart size */
85         switch(rdev->mc.gtt_size / (1024 * 1024)) {
86         case 32:
87         case 64:
88         case 128:
89         case 256:
90         case 512:
91         case 1024:
92         case 2048:
93                 break;
94         default:
95                 return -EINVAL;
96         }
97         /* Initialize common gart structure */
98         r = radeon_gart_init(rdev);
99         if (r)
100                 return r;
101         if (rs400_debugfs_pcie_gart_info_init(rdev))
102                 DRM_ERROR("Failed to register debugfs file for RS400 GART !\n");
103         rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
104         return radeon_gart_table_ram_alloc(rdev);
105 }
106
107 int rs400_gart_enable(struct radeon_device *rdev)
108 {
109         uint32_t size_reg;
110         uint32_t tmp;
111
112         radeon_gart_restore(rdev);
113         tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
114         tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
115         WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
116         /* Check gart size */
117         switch(rdev->mc.gtt_size / (1024 * 1024)) {
118         case 32:
119                 size_reg = RS480_VA_SIZE_32MB;
120                 break;
121         case 64:
122                 size_reg = RS480_VA_SIZE_64MB;
123                 break;
124         case 128:
125                 size_reg = RS480_VA_SIZE_128MB;
126                 break;
127         case 256:
128                 size_reg = RS480_VA_SIZE_256MB;
129                 break;
130         case 512:
131                 size_reg = RS480_VA_SIZE_512MB;
132                 break;
133         case 1024:
134                 size_reg = RS480_VA_SIZE_1GB;
135                 break;
136         case 2048:
137                 size_reg = RS480_VA_SIZE_2GB;
138                 break;
139         default:
140                 return -EINVAL;
141         }
142         /* It should be fine to program it to max value */
143         if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
144                 WREG32_MC(RS690_MCCFG_AGP_BASE, 0xFFFFFFFF);
145                 WREG32_MC(RS690_MCCFG_AGP_BASE_2, 0);
146         } else {
147                 WREG32(RADEON_AGP_BASE, 0xFFFFFFFF);
148                 WREG32(RS480_AGP_BASE_2, 0);
149         }
150         tmp = REG_SET(RS690_MC_AGP_TOP, rdev->mc.gtt_end >> 16);
151         tmp |= REG_SET(RS690_MC_AGP_START, rdev->mc.gtt_start >> 16);
152         if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
153                 WREG32_MC(RS690_MCCFG_AGP_LOCATION, tmp);
154                 tmp = RREG32(RADEON_BUS_CNTL) & ~RS600_BUS_MASTER_DIS;
155                 WREG32(RADEON_BUS_CNTL, tmp);
156         } else {
157                 WREG32(RADEON_MC_AGP_LOCATION, tmp);
158                 tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
159                 WREG32(RADEON_BUS_CNTL, tmp);
160         }
161         /* Table should be in 32bits address space so ignore bits above. */
162         tmp = (u32)rdev->gart.table_addr & 0xfffff000;
163         tmp |= (upper_32_bits(rdev->gart.table_addr) & 0xff) << 4;
164
165         WREG32_MC(RS480_GART_BASE, tmp);
166         /* TODO: more tweaking here */
167         WREG32_MC(RS480_GART_FEATURE_ID,
168                   (RS480_TLB_ENABLE |
169                    RS480_GTW_LAC_EN | RS480_1LEVEL_GART));
170         /* Disable snooping */
171         WREG32_MC(RS480_AGP_MODE_CNTL,
172                   (1 << RS480_REQ_TYPE_SNOOP_SHIFT) | RS480_REQ_TYPE_SNOOP_DIS);
173         /* Disable AGP mode */
174         /* FIXME: according to doc we should set HIDE_MMCFG_BAR=0,
175          * AGPMODE30=0 & AGP30ENHANCED=0 in NB_CNTL */
176         if ((rdev->family == CHIP_RS690) || (rdev->family == CHIP_RS740)) {
177                 WREG32_MC(RS480_MC_MISC_CNTL,
178                           (RS480_GART_INDEX_REG_EN | RS690_BLOCK_GFX_D3_EN));
179         } else {
180                 WREG32_MC(RS480_MC_MISC_CNTL, RS480_GART_INDEX_REG_EN);
181         }
182         /* Enable gart */
183         WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, (RS480_GART_EN | size_reg));
184         rs400_gart_tlb_flush(rdev);
185         DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
186                  (unsigned)(rdev->mc.gtt_size >> 20),
187                  (unsigned long long)rdev->gart.table_addr);
188         rdev->gart.ready = true;
189         return 0;
190 }
191
192 void rs400_gart_disable(struct radeon_device *rdev)
193 {
194         uint32_t tmp;
195
196         tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
197         tmp |= RS690_DIS_OUT_OF_PCI_GART_ACCESS;
198         WREG32_MC(RS690_AIC_CTRL_SCRATCH, tmp);
199         WREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE, 0);
200 }
201
202 void rs400_gart_fini(struct radeon_device *rdev)
203 {
204         radeon_gart_fini(rdev);
205         rs400_gart_disable(rdev);
206         radeon_gart_table_ram_free(rdev);
207 }
208
209 #define RS400_PTE_WRITEABLE (1 << 2)
210 #define RS400_PTE_READABLE  (1 << 3)
211
212 int rs400_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
213 {
214         uint32_t entry;
215
216         if (i < 0 || i > rdev->gart.num_gpu_pages) {
217                 return -EINVAL;
218         }
219
220         entry = (lower_32_bits(addr) & PAGE_MASK) |
221                 ((upper_32_bits(addr) & 0xff) << 4) |
222                 RS400_PTE_WRITEABLE | RS400_PTE_READABLE;
223         entry = cpu_to_le32(entry);
224         rdev->gart.table.ram.ptr[i] = entry;
225         return 0;
226 }
227
228 int rs400_mc_wait_for_idle(struct radeon_device *rdev)
229 {
230         unsigned i;
231         uint32_t tmp;
232
233         for (i = 0; i < rdev->usec_timeout; i++) {
234                 /* read MC_STATUS */
235                 tmp = RREG32(RADEON_MC_STATUS);
236                 if (tmp & RADEON_MC_IDLE) {
237                         return 0;
238                 }
239                 DRM_UDELAY(1);
240         }
241         return -1;
242 }
243
244 void rs400_gpu_init(struct radeon_device *rdev)
245 {
246         /* FIXME: is this correct ? */
247         r420_pipes_init(rdev);
248         if (rs400_mc_wait_for_idle(rdev)) {
249                 printk(KERN_WARNING "rs400: Failed to wait MC idle while "
250                        "programming pipes. Bad things might happen. %08x\n", RREG32(RADEON_MC_STATUS));
251         }
252 }
253
254 void rs400_mc_init(struct radeon_device *rdev)
255 {
256         u64 base;
257
258         rs400_gart_adjust_size(rdev);
259         rdev->mc.igp_sideport_enabled = radeon_combios_sideport_present(rdev);
260         /* DDR for all card after R300 & IGP */
261         rdev->mc.vram_is_ddr = true;
262         rdev->mc.vram_width = 128;
263         r100_vram_init_sizes(rdev);
264         base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
265         radeon_vram_location(rdev, &rdev->mc, base);
266         rdev->mc.gtt_base_align = rdev->mc.gtt_size - 1;
267         radeon_gtt_location(rdev, &rdev->mc);
268         radeon_update_bandwidth_info(rdev);
269 }
270
271 uint32_t rs400_mc_rreg(struct radeon_device *rdev, uint32_t reg)
272 {
273         uint32_t r;
274
275         WREG32(RS480_NB_MC_INDEX, reg & 0xff);
276         r = RREG32(RS480_NB_MC_DATA);
277         WREG32(RS480_NB_MC_INDEX, 0xff);
278         return r;
279 }
280
281 void rs400_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
282 {
283         WREG32(RS480_NB_MC_INDEX, ((reg) & 0xff) | RS480_NB_MC_IND_WR_EN);
284         WREG32(RS480_NB_MC_DATA, (v));
285         WREG32(RS480_NB_MC_INDEX, 0xff);
286 }
287
288 #if defined(CONFIG_DEBUG_FS)
289 static int rs400_debugfs_gart_info(struct seq_file *m, void *data)
290 {
291         struct drm_info_node *node = (struct drm_info_node *) m->private;
292         struct drm_device *dev = node->minor->dev;
293         struct radeon_device *rdev = dev->dev_private;
294         uint32_t tmp;
295
296         tmp = RREG32(RADEON_HOST_PATH_CNTL);
297         seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
298         tmp = RREG32(RADEON_BUS_CNTL);
299         seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
300         tmp = RREG32_MC(RS690_AIC_CTRL_SCRATCH);
301         seq_printf(m, "AIC_CTRL_SCRATCH 0x%08x\n", tmp);
302         if (rdev->family == CHIP_RS690 || (rdev->family == CHIP_RS740)) {
303                 tmp = RREG32_MC(RS690_MCCFG_AGP_BASE);
304                 seq_printf(m, "MCCFG_AGP_BASE 0x%08x\n", tmp);
305                 tmp = RREG32_MC(RS690_MCCFG_AGP_BASE_2);
306                 seq_printf(m, "MCCFG_AGP_BASE_2 0x%08x\n", tmp);
307                 tmp = RREG32_MC(RS690_MCCFG_AGP_LOCATION);
308                 seq_printf(m, "MCCFG_AGP_LOCATION 0x%08x\n", tmp);
309                 tmp = RREG32_MC(RS690_MCCFG_FB_LOCATION);
310                 seq_printf(m, "MCCFG_FB_LOCATION 0x%08x\n", tmp);
311                 tmp = RREG32(RS690_HDP_FB_LOCATION);
312                 seq_printf(m, "HDP_FB_LOCATION 0x%08x\n", tmp);
313         } else {
314                 tmp = RREG32(RADEON_AGP_BASE);
315                 seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
316                 tmp = RREG32(RS480_AGP_BASE_2);
317                 seq_printf(m, "AGP_BASE_2 0x%08x\n", tmp);
318                 tmp = RREG32(RADEON_MC_AGP_LOCATION);
319                 seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
320         }
321         tmp = RREG32_MC(RS480_GART_BASE);
322         seq_printf(m, "GART_BASE 0x%08x\n", tmp);
323         tmp = RREG32_MC(RS480_GART_FEATURE_ID);
324         seq_printf(m, "GART_FEATURE_ID 0x%08x\n", tmp);
325         tmp = RREG32_MC(RS480_AGP_MODE_CNTL);
326         seq_printf(m, "AGP_MODE_CONTROL 0x%08x\n", tmp);
327         tmp = RREG32_MC(RS480_MC_MISC_CNTL);
328         seq_printf(m, "MC_MISC_CNTL 0x%08x\n", tmp);
329         tmp = RREG32_MC(0x5F);
330         seq_printf(m, "MC_MISC_UMA_CNTL 0x%08x\n", tmp);
331         tmp = RREG32_MC(RS480_AGP_ADDRESS_SPACE_SIZE);
332         seq_printf(m, "AGP_ADDRESS_SPACE_SIZE 0x%08x\n", tmp);
333         tmp = RREG32_MC(RS480_GART_CACHE_CNTRL);
334         seq_printf(m, "GART_CACHE_CNTRL 0x%08x\n", tmp);
335         tmp = RREG32_MC(0x3B);
336         seq_printf(m, "MC_GART_ERROR_ADDRESS 0x%08x\n", tmp);
337         tmp = RREG32_MC(0x3C);
338         seq_printf(m, "MC_GART_ERROR_ADDRESS_HI 0x%08x\n", tmp);
339         tmp = RREG32_MC(0x30);
340         seq_printf(m, "GART_ERROR_0 0x%08x\n", tmp);
341         tmp = RREG32_MC(0x31);
342         seq_printf(m, "GART_ERROR_1 0x%08x\n", tmp);
343         tmp = RREG32_MC(0x32);
344         seq_printf(m, "GART_ERROR_2 0x%08x\n", tmp);
345         tmp = RREG32_MC(0x33);
346         seq_printf(m, "GART_ERROR_3 0x%08x\n", tmp);
347         tmp = RREG32_MC(0x34);
348         seq_printf(m, "GART_ERROR_4 0x%08x\n", tmp);
349         tmp = RREG32_MC(0x35);
350         seq_printf(m, "GART_ERROR_5 0x%08x\n", tmp);
351         tmp = RREG32_MC(0x36);
352         seq_printf(m, "GART_ERROR_6 0x%08x\n", tmp);
353         tmp = RREG32_MC(0x37);
354         seq_printf(m, "GART_ERROR_7 0x%08x\n", tmp);
355         return 0;
356 }
357
358 static struct drm_info_list rs400_gart_info_list[] = {
359         {"rs400_gart_info", rs400_debugfs_gart_info, 0, NULL},
360 };
361 #endif
362
363 static int rs400_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
364 {
365 #if defined(CONFIG_DEBUG_FS)
366         return radeon_debugfs_add_files(rdev, rs400_gart_info_list, 1);
367 #else
368         return 0;
369 #endif
370 }
371
372 void rs400_mc_program(struct radeon_device *rdev)
373 {
374         struct r100_mc_save save;
375
376         /* Stops all mc clients */
377         r100_mc_stop(rdev, &save);
378
379         /* Wait for mc idle */
380         if (rs400_mc_wait_for_idle(rdev))
381                 dev_warn(rdev->dev, "rs400: Wait MC idle timeout before updating MC.\n");
382         WREG32(R_000148_MC_FB_LOCATION,
383                 S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
384                 S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
385
386         r100_mc_resume(rdev, &save);
387 }
388
389 static int rs400_startup(struct radeon_device *rdev)
390 {
391         int r;
392
393         r100_set_common_regs(rdev);
394
395         rs400_mc_program(rdev);
396         /* Resume clock */
397         r300_clock_startup(rdev);
398         /* Initialize GPU configuration (# pipes, ...) */
399         rs400_gpu_init(rdev);
400         r100_enable_bm(rdev);
401         /* Initialize GART (initialize after TTM so we can allocate
402          * memory through TTM but finalize after TTM) */
403         r = rs400_gart_enable(rdev);
404         if (r)
405                 return r;
406
407         /* allocate wb buffer */
408         r = radeon_wb_init(rdev);
409         if (r)
410                 return r;
411
412         /* Enable IRQ */
413         r100_irq_set(rdev);
414         rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
415         /* 1M ring buffer */
416         r = r100_cp_init(rdev, 1024 * 1024);
417         if (r) {
418                 dev_err(rdev->dev, "failed initializing CP (%d).\n", r);
419                 return r;
420         }
421         r = r100_ib_init(rdev);
422         if (r) {
423                 dev_err(rdev->dev, "failed initializing IB (%d).\n", r);
424                 return r;
425         }
426         return 0;
427 }
428
429 int rs400_resume(struct radeon_device *rdev)
430 {
431         /* Make sur GART are not working */
432         rs400_gart_disable(rdev);
433         /* Resume clock before doing reset */
434         r300_clock_startup(rdev);
435         /* setup MC before calling post tables */
436         rs400_mc_program(rdev);
437         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
438         if (radeon_asic_reset(rdev)) {
439                 dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
440                         RREG32(R_000E40_RBBM_STATUS),
441                         RREG32(R_0007C0_CP_STAT));
442         }
443         /* post */
444         radeon_combios_asic_init(rdev->ddev);
445         /* Resume clock after posting */
446         r300_clock_startup(rdev);
447         /* Initialize surface registers */
448         radeon_surface_init(rdev);
449         return rs400_startup(rdev);
450 }
451
452 int rs400_suspend(struct radeon_device *rdev)
453 {
454         r100_cp_disable(rdev);
455         radeon_wb_disable(rdev);
456         r100_irq_disable(rdev);
457         rs400_gart_disable(rdev);
458         return 0;
459 }
460
461 void rs400_fini(struct radeon_device *rdev)
462 {
463         r100_cp_fini(rdev);
464         radeon_wb_fini(rdev);
465         r100_ib_fini(rdev);
466         radeon_gem_fini(rdev);
467         rs400_gart_fini(rdev);
468         radeon_irq_kms_fini(rdev);
469         radeon_fence_driver_fini(rdev);
470         radeon_bo_fini(rdev);
471         radeon_atombios_fini(rdev);
472         kfree(rdev->bios);
473         rdev->bios = NULL;
474 }
475
476 int rs400_init(struct radeon_device *rdev)
477 {
478         int r;
479
480         /* Disable VGA */
481         r100_vga_render_disable(rdev);
482         /* Initialize scratch registers */
483         radeon_scratch_init(rdev);
484         /* Initialize surface registers */
485         radeon_surface_init(rdev);
486         /* TODO: disable VGA need to use VGA request */
487         /* restore some register to sane defaults */
488         r100_restore_sanity(rdev);
489         /* BIOS*/
490         if (!radeon_get_bios(rdev)) {
491                 if (ASIC_IS_AVIVO(rdev))
492                         return -EINVAL;
493         }
494         if (rdev->is_atom_bios) {
495                 dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
496                 return -EINVAL;
497         } else {
498                 r = radeon_combios_init(rdev);
499                 if (r)
500                         return r;
501         }
502         /* Reset gpu before posting otherwise ATOM will enter infinite loop */
503         if (radeon_asic_reset(rdev)) {
504                 dev_warn(rdev->dev,
505                         "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
506                         RREG32(R_000E40_RBBM_STATUS),
507                         RREG32(R_0007C0_CP_STAT));
508         }
509         /* check if cards are posted or not */
510         if (radeon_boot_test_post_card(rdev) == false)
511                 return -EINVAL;
512
513         /* Initialize clocks */
514         radeon_get_clock_info(rdev->ddev);
515         /* initialize memory controller */
516         rs400_mc_init(rdev);
517         /* Fence driver */
518         r = radeon_fence_driver_init(rdev);
519         if (r)
520                 return r;
521         r = radeon_irq_kms_init(rdev);
522         if (r)
523                 return r;
524         /* Memory manager */
525         r = radeon_bo_init(rdev);
526         if (r)
527                 return r;
528         r = rs400_gart_init(rdev);
529         if (r)
530                 return r;
531         r300_set_reg_safe(rdev);
532         rdev->accel_working = true;
533         r = rs400_startup(rdev);
534         if (r) {
535                 /* Somethings want wront with the accel init stop accel */
536                 dev_err(rdev->dev, "Disabling GPU acceleration\n");
537                 r100_cp_fini(rdev);
538                 radeon_wb_fini(rdev);
539                 r100_ib_fini(rdev);
540                 rs400_gart_fini(rdev);
541                 radeon_irq_kms_fini(rdev);
542                 rdev->accel_working = false;
543         }
544         return 0;
545 }