Merge branch 'can/at91_can-for-net-2.6' of git://git.pengutronix.de/git/mkl/linux-2.6
[pandora-kernel.git] / drivers / gpu / drm / nouveau / nv04_instmem.c
1 #include "drmP.h"
2 #include "drm.h"
3 #include "nouveau_drv.h"
4 #include "nouveau_ramht.h"
5
6 /* returns the size of fifo context */
7 static int
8 nouveau_fifo_ctx_size(struct drm_device *dev)
9 {
10         struct drm_nouveau_private *dev_priv = dev->dev_private;
11
12         if (dev_priv->chipset >= 0x40)
13                 return 128;
14         else
15         if (dev_priv->chipset >= 0x17)
16                 return 64;
17
18         return 32;
19 }
20
21 int nv04_instmem_init(struct drm_device *dev)
22 {
23         struct drm_nouveau_private *dev_priv = dev->dev_private;
24         struct nouveau_gpuobj *ramht = NULL;
25         u32 offset, length;
26         int ret;
27
28         /* RAMIN always available */
29         dev_priv->ramin_available = true;
30
31         /* Setup shared RAMHT */
32         ret = nouveau_gpuobj_new_fake(dev, 0x10000, ~0, 4096,
33                                       NVOBJ_FLAG_ZERO_ALLOC, &ramht);
34         if (ret)
35                 return ret;
36
37         ret = nouveau_ramht_new(dev, ramht, &dev_priv->ramht);
38         nouveau_gpuobj_ref(NULL, &ramht);
39         if (ret)
40                 return ret;
41
42         /* And RAMRO */
43         ret = nouveau_gpuobj_new_fake(dev, 0x11200, ~0, 512,
44                                       NVOBJ_FLAG_ZERO_ALLOC, &dev_priv->ramro);
45         if (ret)
46                 return ret;
47
48         /* And RAMFC */
49         length = dev_priv->engine.fifo.channels * nouveau_fifo_ctx_size(dev);
50         switch (dev_priv->card_type) {
51         case NV_40:
52                 offset = 0x20000;
53                 break;
54         default:
55                 offset = 0x11400;
56                 break;
57         }
58
59         ret = nouveau_gpuobj_new_fake(dev, offset, ~0, length,
60                                       NVOBJ_FLAG_ZERO_ALLOC, &dev_priv->ramfc);
61         if (ret)
62                 return ret;
63
64         /* Only allow space after RAMFC to be used for object allocation */
65         offset += length;
66
67         /* It appears RAMRO (or something?) is controlled by 0x2220/0x2230
68          * on certain NV4x chipsets as well as RAMFC.  When 0x2230 == 0
69          * ("new style" control) the upper 16-bits of 0x2220 points at this
70          * other mysterious table that's clobbering important things.
71          *
72          * We're now pointing this at RAMIN+0x30000 to avoid RAMFC getting
73          * smashed to pieces on us, so reserve 0x30000-0x40000 too..
74          */
75         if (dev_priv->card_type >= NV_40) {
76                 if (offset < 0x40000)
77                         offset = 0x40000;
78         }
79
80         ret = drm_mm_init(&dev_priv->ramin_heap, offset,
81                           dev_priv->ramin_rsvd_vram - offset);
82         if (ret) {
83                 NV_ERROR(dev, "Failed to init RAMIN heap: %d\n", ret);
84                 return ret;
85         }
86
87         return 0;
88 }
89
90 void
91 nv04_instmem_takedown(struct drm_device *dev)
92 {
93         struct drm_nouveau_private *dev_priv = dev->dev_private;
94
95         nouveau_ramht_ref(NULL, &dev_priv->ramht, NULL);
96         nouveau_gpuobj_ref(NULL, &dev_priv->ramro);
97         nouveau_gpuobj_ref(NULL, &dev_priv->ramfc);
98 }
99
100 int
101 nv04_instmem_suspend(struct drm_device *dev)
102 {
103         return 0;
104 }
105
106 void
107 nv04_instmem_resume(struct drm_device *dev)
108 {
109 }
110
111 int
112 nv04_instmem_get(struct nouveau_gpuobj *gpuobj, u32 size, u32 align)
113 {
114         struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
115         struct drm_mm_node *ramin = NULL;
116
117         do {
118                 if (drm_mm_pre_get(&dev_priv->ramin_heap))
119                         return -ENOMEM;
120
121                 spin_lock(&dev_priv->ramin_lock);
122                 ramin = drm_mm_search_free(&dev_priv->ramin_heap, size, align, 0);
123                 if (ramin == NULL) {
124                         spin_unlock(&dev_priv->ramin_lock);
125                         return -ENOMEM;
126                 }
127
128                 ramin = drm_mm_get_block_atomic(ramin, size, align);
129                 spin_unlock(&dev_priv->ramin_lock);
130         } while (ramin == NULL);
131
132         gpuobj->node  = ramin;
133         gpuobj->vinst = ramin->start;
134         return 0;
135 }
136
137 void
138 nv04_instmem_put(struct nouveau_gpuobj *gpuobj)
139 {
140         struct drm_nouveau_private *dev_priv = gpuobj->dev->dev_private;
141
142         spin_lock(&dev_priv->ramin_lock);
143         drm_mm_put_block(gpuobj->node);
144         gpuobj->node = NULL;
145         spin_unlock(&dev_priv->ramin_lock);
146 }
147
148 int
149 nv04_instmem_map(struct nouveau_gpuobj *gpuobj)
150 {
151         gpuobj->pinst = gpuobj->vinst;
152         return 0;
153 }
154
155 void
156 nv04_instmem_unmap(struct nouveau_gpuobj *gpuobj)
157 {
158 }
159
160 void
161 nv04_instmem_flush(struct drm_device *dev)
162 {
163 }