omap: pm-debug: Move common debug code to pm-debug.c
[pandora-kernel.git] / arch / arm / mach-omap2 / pm34xx.c
1 /*
2  * OMAP3 Power Management Routines
3  *
4  * Copyright (C) 2006-2008 Nokia Corporation
5  * Tony Lindgren <tony@atomide.com>
6  * Jouni Hogander
7  *
8  * Copyright (C) 2007 Texas Instruments, Inc.
9  * Rajendra Nayak <rnayak@ti.com>
10  *
11  * Copyright (C) 2005 Texas Instruments, Inc.
12  * Richard Woodruff <r-woodruff2@ti.com>
13  *
14  * Based on pm.c for omap1
15  *
16  * This program is free software; you can redistribute it and/or modify
17  * it under the terms of the GNU General Public License version 2 as
18  * published by the Free Software Foundation.
19  */
20
21 #include <linux/pm.h>
22 #include <linux/suspend.h>
23 #include <linux/interrupt.h>
24 #include <linux/module.h>
25 #include <linux/list.h>
26 #include <linux/err.h>
27 #include <linux/gpio.h>
28 #include <linux/clk.h>
29 #include <linux/delay.h>
30 #include <linux/slab.h>
31
32 #include <plat/sram.h>
33 #include <plat/clockdomain.h>
34 #include <plat/powerdomain.h>
35 #include <plat/control.h>
36 #include <plat/serial.h>
37 #include <plat/sdrc.h>
38 #include <plat/prcm.h>
39 #include <plat/gpmc.h>
40 #include <plat/dma.h>
41
42 #include <asm/tlbflush.h>
43
44 #include "cm.h"
45 #include "cm-regbits-34xx.h"
46 #include "prm-regbits-34xx.h"
47
48 #include "prm.h"
49 #include "pm.h"
50 #include "sdrc.h"
51
52 /* Scratchpad offsets */
53 #define OMAP343X_TABLE_ADDRESS_OFFSET      0x31
54 #define OMAP343X_TABLE_VALUE_OFFSET        0x30
55 #define OMAP343X_CONTROL_REG_VALUE_OFFSET  0x32
56
57 struct power_state {
58         struct powerdomain *pwrdm;
59         u32 next_state;
60 #ifdef CONFIG_SUSPEND
61         u32 saved_state;
62 #endif
63         struct list_head node;
64 };
65
66 static LIST_HEAD(pwrst_list);
67
68 static void (*_omap_sram_idle)(u32 *addr, int save_state);
69
70 static int (*_omap_save_secure_sram)(u32 *addr);
71
72 static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
73 static struct powerdomain *core_pwrdm, *per_pwrdm;
74 static struct powerdomain *cam_pwrdm;
75
76 static inline void omap3_per_save_context(void)
77 {
78         omap_gpio_save_context();
79 }
80
81 static inline void omap3_per_restore_context(void)
82 {
83         omap_gpio_restore_context();
84 }
85
86 static void omap3_enable_io_chain(void)
87 {
88         int timeout = 0;
89
90         if (omap_rev() >= OMAP3430_REV_ES3_1) {
91                 prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
92                                      PM_WKEN);
93                 /* Do a readback to assure write has been done */
94                 prm_read_mod_reg(WKUP_MOD, PM_WKEN);
95
96                 while (!(prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
97                          OMAP3430_ST_IO_CHAIN_MASK)) {
98                         timeout++;
99                         if (timeout > 1000) {
100                                 printk(KERN_ERR "Wake up daisy chain "
101                                        "activation failed.\n");
102                                 return;
103                         }
104                         prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
105                                              WKUP_MOD, PM_WKEN);
106                 }
107         }
108 }
109
110 static void omap3_disable_io_chain(void)
111 {
112         if (omap_rev() >= OMAP3430_REV_ES3_1)
113                 prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
114                                        PM_WKEN);
115 }
116
117 static void omap3_core_save_context(void)
118 {
119         u32 control_padconf_off;
120
121         /* Save the padconf registers */
122         control_padconf_off = omap_ctrl_readl(OMAP343X_CONTROL_PADCONF_OFF);
123         control_padconf_off |= START_PADCONF_SAVE;
124         omap_ctrl_writel(control_padconf_off, OMAP343X_CONTROL_PADCONF_OFF);
125         /* wait for the save to complete */
126         while (!(omap_ctrl_readl(OMAP343X_CONTROL_GENERAL_PURPOSE_STATUS)
127                         & PADCONF_SAVE_DONE))
128                 udelay(1);
129
130         /*
131          * Force write last pad into memory, as this can fail in some
132          * cases according to erratas 1.157, 1.185
133          */
134         omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
135                 OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
136
137         /* Save the Interrupt controller context */
138         omap_intc_save_context();
139         /* Save the GPMC context */
140         omap3_gpmc_save_context();
141         /* Save the system control module context, padconf already save above*/
142         omap3_control_save_context();
143         omap_dma_global_context_save();
144 }
145
146 static void omap3_core_restore_context(void)
147 {
148         /* Restore the control module context, padconf restored by h/w */
149         omap3_control_restore_context();
150         /* Restore the GPMC context */
151         omap3_gpmc_restore_context();
152         /* Restore the interrupt controller context */
153         omap_intc_restore_context();
154         omap_dma_global_context_restore();
155 }
156
157 /*
158  * FIXME: This function should be called before entering off-mode after
159  * OMAP3 secure services have been accessed. Currently it is only called
160  * once during boot sequence, but this works as we are not using secure
161  * services.
162  */
163 static void omap3_save_secure_ram_context(u32 target_mpu_state)
164 {
165         u32 ret;
166
167         if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
168                 /*
169                  * MPU next state must be set to POWER_ON temporarily,
170                  * otherwise the WFI executed inside the ROM code
171                  * will hang the system.
172                  */
173                 pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
174                 ret = _omap_save_secure_sram((u32 *)
175                                 __pa(omap3_secure_ram_storage));
176                 pwrdm_set_next_pwrst(mpu_pwrdm, target_mpu_state);
177                 /* Following is for error tracking, it should not happen */
178                 if (ret) {
179                         printk(KERN_ERR "save_secure_sram() returns %08x\n",
180                                 ret);
181                         while (1)
182                                 ;
183                 }
184         }
185 }
186
187 /*
188  * PRCM Interrupt Handler Helper Function
189  *
190  * The purpose of this function is to clear any wake-up events latched
191  * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
192  * may occur whilst attempting to clear a PM_WKST_x register and thus
193  * set another bit in this register. A while loop is used to ensure
194  * that any peripheral wake-up events occurring while attempting to
195  * clear the PM_WKST_x are detected and cleared.
196  */
197 static int prcm_clear_mod_irqs(s16 module, u8 regs)
198 {
199         u32 wkst, fclk, iclk, clken;
200         u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
201         u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
202         u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
203         u16 grpsel_off = (regs == 3) ?
204                 OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
205         int c = 0;
206
207         wkst = prm_read_mod_reg(module, wkst_off);
208         wkst &= prm_read_mod_reg(module, grpsel_off);
209         if (wkst) {
210                 iclk = cm_read_mod_reg(module, iclk_off);
211                 fclk = cm_read_mod_reg(module, fclk_off);
212                 while (wkst) {
213                         clken = wkst;
214                         cm_set_mod_reg_bits(clken, module, iclk_off);
215                         /*
216                          * For USBHOST, we don't know whether HOST1 or
217                          * HOST2 woke us up, so enable both f-clocks
218                          */
219                         if (module == OMAP3430ES2_USBHOST_MOD)
220                                 clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
221                         cm_set_mod_reg_bits(clken, module, fclk_off);
222                         prm_write_mod_reg(wkst, module, wkst_off);
223                         wkst = prm_read_mod_reg(module, wkst_off);
224                         c++;
225                 }
226                 cm_write_mod_reg(iclk, module, iclk_off);
227                 cm_write_mod_reg(fclk, module, fclk_off);
228         }
229
230         return c;
231 }
232
233 static int _prcm_int_handle_wakeup(void)
234 {
235         int c;
236
237         c = prcm_clear_mod_irqs(WKUP_MOD, 1);
238         c += prcm_clear_mod_irqs(CORE_MOD, 1);
239         c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1);
240         if (omap_rev() > OMAP3430_REV_ES1_0) {
241                 c += prcm_clear_mod_irqs(CORE_MOD, 3);
242                 c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1);
243         }
244
245         return c;
246 }
247
248 /*
249  * PRCM Interrupt Handler
250  *
251  * The PRM_IRQSTATUS_MPU register indicates if there are any pending
252  * interrupts from the PRCM for the MPU. These bits must be cleared in
253  * order to clear the PRCM interrupt. The PRCM interrupt handler is
254  * implemented to simply clear the PRM_IRQSTATUS_MPU in order to clear
255  * the PRCM interrupt. Please note that bit 0 of the PRM_IRQSTATUS_MPU
256  * register indicates that a wake-up event is pending for the MPU and
257  * this bit can only be cleared if the all the wake-up events latched
258  * in the various PM_WKST_x registers have been cleared. The interrupt
259  * handler is implemented using a do-while loop so that if a wake-up
260  * event occurred during the processing of the prcm interrupt handler
261  * (setting a bit in the corresponding PM_WKST_x register and thus
262  * preventing us from clearing bit 0 of the PRM_IRQSTATUS_MPU register)
263  * this would be handled.
264  */
265 static irqreturn_t prcm_interrupt_handler (int irq, void *dev_id)
266 {
267         u32 irqenable_mpu, irqstatus_mpu;
268         int c = 0;
269
270         irqenable_mpu = prm_read_mod_reg(OCP_MOD,
271                                          OMAP3_PRM_IRQENABLE_MPU_OFFSET);
272         irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
273                                          OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
274         irqstatus_mpu &= irqenable_mpu;
275
276         do {
277                 if (irqstatus_mpu & (OMAP3430_WKUP_ST_MASK |
278                                      OMAP3430_IO_ST_MASK)) {
279                         c = _prcm_int_handle_wakeup();
280
281                         /*
282                          * Is the MPU PRCM interrupt handler racing with the
283                          * IVA2 PRCM interrupt handler ?
284                          */
285                         WARN(c == 0, "prcm: WARNING: PRCM indicated MPU wakeup "
286                              "but no wakeup sources are marked\n");
287                 } else {
288                         /* XXX we need to expand our PRCM interrupt handler */
289                         WARN(1, "prcm: WARNING: PRCM interrupt received, but "
290                              "no code to handle it (%08x)\n", irqstatus_mpu);
291                 }
292
293                 prm_write_mod_reg(irqstatus_mpu, OCP_MOD,
294                                         OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
295
296                 irqstatus_mpu = prm_read_mod_reg(OCP_MOD,
297                                         OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
298                 irqstatus_mpu &= irqenable_mpu;
299
300         } while (irqstatus_mpu);
301
302         return IRQ_HANDLED;
303 }
304
305 static void restore_control_register(u32 val)
306 {
307         __asm__ __volatile__ ("mcr p15, 0, %0, c1, c0, 0" : : "r" (val));
308 }
309
310 /* Function to restore the table entry that was modified for enabling MMU */
311 static void restore_table_entry(void)
312 {
313         u32 *scratchpad_address;
314         u32 previous_value, control_reg_value;
315         u32 *address;
316
317         scratchpad_address = OMAP2_L4_IO_ADDRESS(OMAP343X_SCRATCHPAD);
318
319         /* Get address of entry that was modified */
320         address = (u32 *)__raw_readl(scratchpad_address +
321                                      OMAP343X_TABLE_ADDRESS_OFFSET);
322         /* Get the previous value which needs to be restored */
323         previous_value = __raw_readl(scratchpad_address +
324                                      OMAP343X_TABLE_VALUE_OFFSET);
325         address = __va(address);
326         *address = previous_value;
327         flush_tlb_all();
328         control_reg_value = __raw_readl(scratchpad_address
329                                         + OMAP343X_CONTROL_REG_VALUE_OFFSET);
330         /* This will enable caches and prediction */
331         restore_control_register(control_reg_value);
332 }
333
334 void omap_sram_idle(void)
335 {
336         /* Variable to tell what needs to be saved and restored
337          * in omap_sram_idle*/
338         /* save_state = 0 => Nothing to save and restored */
339         /* save_state = 1 => Only L1 and logic lost */
340         /* save_state = 2 => Only L2 lost */
341         /* save_state = 3 => L1, L2 and logic lost */
342         int save_state = 0;
343         int mpu_next_state = PWRDM_POWER_ON;
344         int per_next_state = PWRDM_POWER_ON;
345         int core_next_state = PWRDM_POWER_ON;
346         int core_prev_state, per_prev_state;
347         u32 sdrc_pwr = 0;
348
349         if (!_omap_sram_idle)
350                 return;
351
352         pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
353         pwrdm_clear_all_prev_pwrst(neon_pwrdm);
354         pwrdm_clear_all_prev_pwrst(core_pwrdm);
355         pwrdm_clear_all_prev_pwrst(per_pwrdm);
356
357         mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
358         switch (mpu_next_state) {
359         case PWRDM_POWER_ON:
360         case PWRDM_POWER_RET:
361                 /* No need to save context */
362                 save_state = 0;
363                 break;
364         case PWRDM_POWER_OFF:
365                 save_state = 3;
366                 break;
367         default:
368                 /* Invalid state */
369                 printk(KERN_ERR "Invalid mpu state in sram_idle\n");
370                 return;
371         }
372         pwrdm_pre_transition();
373
374         /* NEON control */
375         if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
376                 pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
377
378         /* Enable IO-PAD and IO-CHAIN wakeups */
379         per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
380         core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
381         if (omap3_has_io_wakeup() &&
382             (per_next_state < PWRDM_POWER_ON ||
383              core_next_state < PWRDM_POWER_ON)) {
384                 prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
385                 omap3_enable_io_chain();
386         }
387
388         /* PER */
389         if (per_next_state < PWRDM_POWER_ON) {
390                 omap_uart_prepare_idle(2);
391                 omap2_gpio_prepare_for_idle(per_next_state);
392                 if (per_next_state == PWRDM_POWER_OFF)
393                                 omap3_per_save_context();
394         }
395
396         /* CORE */
397         if (core_next_state < PWRDM_POWER_ON) {
398                 omap_uart_prepare_idle(0);
399                 omap_uart_prepare_idle(1);
400                 if (core_next_state == PWRDM_POWER_OFF) {
401                         omap3_core_save_context();
402                         omap3_prcm_save_context();
403                 }
404         }
405
406         omap3_intc_prepare_idle();
407
408         /*
409         * On EMU/HS devices ROM code restores a SRDC value
410         * from scratchpad which has automatic self refresh on timeout
411         * of AUTO_CNT = 1 enabled. This takes care of errata 1.142.
412         * Hence store/restore the SDRC_POWER register here.
413         */
414         if (omap_rev() >= OMAP3430_REV_ES3_0 &&
415             omap_type() != OMAP2_DEVICE_TYPE_GP &&
416             core_next_state == PWRDM_POWER_OFF)
417                 sdrc_pwr = sdrc_read_reg(SDRC_POWER);
418
419         /*
420          * omap3_arm_context is the location where ARM registers
421          * get saved. The restore path then reads from this
422          * location and restores them back.
423          */
424         _omap_sram_idle(omap3_arm_context, save_state);
425         cpu_init();
426
427         /* Restore normal SDRC POWER settings */
428         if (omap_rev() >= OMAP3430_REV_ES3_0 &&
429             omap_type() != OMAP2_DEVICE_TYPE_GP &&
430             core_next_state == PWRDM_POWER_OFF)
431                 sdrc_write_reg(sdrc_pwr, SDRC_POWER);
432
433         /* Restore table entry modified during MMU restoration */
434         if (pwrdm_read_prev_pwrst(mpu_pwrdm) == PWRDM_POWER_OFF)
435                 restore_table_entry();
436
437         /* CORE */
438         if (core_next_state < PWRDM_POWER_ON) {
439                 core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
440                 if (core_prev_state == PWRDM_POWER_OFF) {
441                         omap3_core_restore_context();
442                         omap3_prcm_restore_context();
443                         omap3_sram_restore_context();
444                         omap2_sms_restore_context();
445                 }
446                 omap_uart_resume_idle(0);
447                 omap_uart_resume_idle(1);
448                 if (core_next_state == PWRDM_POWER_OFF)
449                         prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
450                                                OMAP3430_GR_MOD,
451                                                OMAP3_PRM_VOLTCTRL_OFFSET);
452         }
453         omap3_intc_resume_idle();
454
455         /* PER */
456         if (per_next_state < PWRDM_POWER_ON) {
457                 per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
458                 omap2_gpio_resume_after_idle();
459                 if (per_prev_state == PWRDM_POWER_OFF)
460                         omap3_per_restore_context();
461                 omap_uart_resume_idle(2);
462         }
463
464         /* Disable IO-PAD and IO-CHAIN wakeup */
465         if (omap3_has_io_wakeup() &&
466             (per_next_state < PWRDM_POWER_ON ||
467              core_next_state < PWRDM_POWER_ON)) {
468                 prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
469                 omap3_disable_io_chain();
470         }
471
472         pwrdm_post_transition();
473
474         omap2_clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
475 }
476
477 int omap3_can_sleep(void)
478 {
479         if (!sleep_while_idle)
480                 return 0;
481         if (!omap_uart_can_sleep())
482                 return 0;
483         return 1;
484 }
485
486 /* This sets pwrdm state (other than mpu & core. Currently only ON &
487  * RET are supported. Function is assuming that clkdm doesn't have
488  * hw_sup mode enabled. */
489 int set_pwrdm_state(struct powerdomain *pwrdm, u32 state)
490 {
491         u32 cur_state;
492         int sleep_switch = 0;
493         int ret = 0;
494
495         if (pwrdm == NULL || IS_ERR(pwrdm))
496                 return -EINVAL;
497
498         while (!(pwrdm->pwrsts & (1 << state))) {
499                 if (state == PWRDM_POWER_OFF)
500                         return ret;
501                 state--;
502         }
503
504         cur_state = pwrdm_read_next_pwrst(pwrdm);
505         if (cur_state == state)
506                 return ret;
507
508         if (pwrdm_read_pwrst(pwrdm) < PWRDM_POWER_ON) {
509                 omap2_clkdm_wakeup(pwrdm->pwrdm_clkdms[0]);
510                 sleep_switch = 1;
511                 pwrdm_wait_transition(pwrdm);
512         }
513
514         ret = pwrdm_set_next_pwrst(pwrdm, state);
515         if (ret) {
516                 printk(KERN_ERR "Unable to set state of powerdomain: %s\n",
517                        pwrdm->name);
518                 goto err;
519         }
520
521         if (sleep_switch) {
522                 omap2_clkdm_allow_idle(pwrdm->pwrdm_clkdms[0]);
523                 pwrdm_wait_transition(pwrdm);
524                 pwrdm_state_switch(pwrdm);
525         }
526
527 err:
528         return ret;
529 }
530
531 static void omap3_pm_idle(void)
532 {
533         local_irq_disable();
534         local_fiq_disable();
535
536         if (!omap3_can_sleep())
537                 goto out;
538
539         if (omap_irq_pending() || need_resched())
540                 goto out;
541
542         omap_sram_idle();
543
544 out:
545         local_fiq_enable();
546         local_irq_enable();
547 }
548
549 #ifdef CONFIG_SUSPEND
550 static suspend_state_t suspend_state;
551
552 static int omap3_pm_prepare(void)
553 {
554         disable_hlt();
555         return 0;
556 }
557
558 static int omap3_pm_suspend(void)
559 {
560         struct power_state *pwrst;
561         int state, ret = 0;
562
563         if (wakeup_timer_seconds || wakeup_timer_milliseconds)
564                 omap2_pm_wakeup_on_timer(wakeup_timer_seconds,
565                                          wakeup_timer_milliseconds);
566
567         /* Read current next_pwrsts */
568         list_for_each_entry(pwrst, &pwrst_list, node)
569                 pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
570         /* Set ones wanted by suspend */
571         list_for_each_entry(pwrst, &pwrst_list, node) {
572                 if (set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
573                         goto restore;
574                 if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
575                         goto restore;
576         }
577
578         omap_uart_prepare_suspend();
579         omap3_intc_suspend();
580
581         omap_sram_idle();
582
583 restore:
584         /* Restore next_pwrsts */
585         list_for_each_entry(pwrst, &pwrst_list, node) {
586                 state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
587                 if (state > pwrst->next_state) {
588                         printk(KERN_INFO "Powerdomain (%s) didn't enter "
589                                "target state %d\n",
590                                pwrst->pwrdm->name, pwrst->next_state);
591                         ret = -1;
592                 }
593                 set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
594         }
595         if (ret)
596                 printk(KERN_ERR "Could not enter target state in pm_suspend\n");
597         else
598                 printk(KERN_INFO "Successfully put all powerdomains "
599                        "to target state\n");
600
601         return ret;
602 }
603
604 static int omap3_pm_enter(suspend_state_t unused)
605 {
606         int ret = 0;
607
608         switch (suspend_state) {
609         case PM_SUSPEND_STANDBY:
610         case PM_SUSPEND_MEM:
611                 ret = omap3_pm_suspend();
612                 break;
613         default:
614                 ret = -EINVAL;
615         }
616
617         return ret;
618 }
619
620 static void omap3_pm_finish(void)
621 {
622         enable_hlt();
623 }
624
625 /* Hooks to enable / disable UART interrupts during suspend */
626 static int omap3_pm_begin(suspend_state_t state)
627 {
628         suspend_state = state;
629         omap_uart_enable_irqs(0);
630         return 0;
631 }
632
633 static void omap3_pm_end(void)
634 {
635         suspend_state = PM_SUSPEND_ON;
636         omap_uart_enable_irqs(1);
637         return;
638 }
639
640 static struct platform_suspend_ops omap_pm_ops = {
641         .begin          = omap3_pm_begin,
642         .end            = omap3_pm_end,
643         .prepare        = omap3_pm_prepare,
644         .enter          = omap3_pm_enter,
645         .finish         = omap3_pm_finish,
646         .valid          = suspend_valid_only_mem,
647 };
648 #endif /* CONFIG_SUSPEND */
649
650
651 /**
652  * omap3_iva_idle(): ensure IVA is in idle so it can be put into
653  *                   retention
654  *
655  * In cases where IVA2 is activated by bootcode, it may prevent
656  * full-chip retention or off-mode because it is not idle.  This
657  * function forces the IVA2 into idle state so it can go
658  * into retention/off and thus allow full-chip retention/off.
659  *
660  **/
661 static void __init omap3_iva_idle(void)
662 {
663         /* ensure IVA2 clock is disabled */
664         cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
665
666         /* if no clock activity, nothing else to do */
667         if (!(cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
668               OMAP3430_CLKACTIVITY_IVA2_MASK))
669                 return;
670
671         /* Reset IVA2 */
672         prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
673                           OMAP3430_RST2_IVA2_MASK |
674                           OMAP3430_RST3_IVA2_MASK,
675                           OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
676
677         /* Enable IVA2 clock */
678         cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
679                          OMAP3430_IVA2_MOD, CM_FCLKEN);
680
681         /* Set IVA2 boot mode to 'idle' */
682         omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
683                          OMAP343X_CONTROL_IVA2_BOOTMOD);
684
685         /* Un-reset IVA2 */
686         prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
687
688         /* Disable IVA2 clock */
689         cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
690
691         /* Reset IVA2 */
692         prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
693                           OMAP3430_RST2_IVA2_MASK |
694                           OMAP3430_RST3_IVA2_MASK,
695                           OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
696 }
697
698 static void __init omap3_d2d_idle(void)
699 {
700         u16 mask, padconf;
701
702         /* In a stand alone OMAP3430 where there is not a stacked
703          * modem for the D2D Idle Ack and D2D MStandby must be pulled
704          * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
705          * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
706         mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
707         padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
708         padconf |= mask;
709         omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
710
711         padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
712         padconf |= mask;
713         omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
714
715         /* reset modem */
716         prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
717                           OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
718                           CORE_MOD, OMAP2_RM_RSTCTRL);
719         prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
720 }
721
722 static void __init prcm_setup_regs(void)
723 {
724         /* XXX Reset all wkdeps. This should be done when initializing
725          * powerdomains */
726         prm_write_mod_reg(0, OMAP3430_IVA2_MOD, PM_WKDEP);
727         prm_write_mod_reg(0, MPU_MOD, PM_WKDEP);
728         prm_write_mod_reg(0, OMAP3430_DSS_MOD, PM_WKDEP);
729         prm_write_mod_reg(0, OMAP3430_NEON_MOD, PM_WKDEP);
730         prm_write_mod_reg(0, OMAP3430_CAM_MOD, PM_WKDEP);
731         prm_write_mod_reg(0, OMAP3430_PER_MOD, PM_WKDEP);
732         if (omap_rev() > OMAP3430_REV_ES1_0) {
733                 prm_write_mod_reg(0, OMAP3430ES2_SGX_MOD, PM_WKDEP);
734                 prm_write_mod_reg(0, OMAP3430ES2_USBHOST_MOD, PM_WKDEP);
735         } else
736                 prm_write_mod_reg(0, GFX_MOD, PM_WKDEP);
737
738         /*
739          * Enable interface clock autoidle for all modules.
740          * Note that in the long run this should be done by clockfw
741          */
742         cm_write_mod_reg(
743                 OMAP3430_AUTO_MODEM_MASK |
744                 OMAP3430ES2_AUTO_MMC3_MASK |
745                 OMAP3430ES2_AUTO_ICR_MASK |
746                 OMAP3430_AUTO_AES2_MASK |
747                 OMAP3430_AUTO_SHA12_MASK |
748                 OMAP3430_AUTO_DES2_MASK |
749                 OMAP3430_AUTO_MMC2_MASK |
750                 OMAP3430_AUTO_MMC1_MASK |
751                 OMAP3430_AUTO_MSPRO_MASK |
752                 OMAP3430_AUTO_HDQ_MASK |
753                 OMAP3430_AUTO_MCSPI4_MASK |
754                 OMAP3430_AUTO_MCSPI3_MASK |
755                 OMAP3430_AUTO_MCSPI2_MASK |
756                 OMAP3430_AUTO_MCSPI1_MASK |
757                 OMAP3430_AUTO_I2C3_MASK |
758                 OMAP3430_AUTO_I2C2_MASK |
759                 OMAP3430_AUTO_I2C1_MASK |
760                 OMAP3430_AUTO_UART2_MASK |
761                 OMAP3430_AUTO_UART1_MASK |
762                 OMAP3430_AUTO_GPT11_MASK |
763                 OMAP3430_AUTO_GPT10_MASK |
764                 OMAP3430_AUTO_MCBSP5_MASK |
765                 OMAP3430_AUTO_MCBSP1_MASK |
766                 OMAP3430ES1_AUTO_FAC_MASK | /* This is es1 only */
767                 OMAP3430_AUTO_MAILBOXES_MASK |
768                 OMAP3430_AUTO_OMAPCTRL_MASK |
769                 OMAP3430ES1_AUTO_FSHOSTUSB_MASK |
770                 OMAP3430_AUTO_HSOTGUSB_MASK |
771                 OMAP3430_AUTO_SAD2D_MASK |
772                 OMAP3430_AUTO_SSI_MASK,
773                 CORE_MOD, CM_AUTOIDLE1);
774
775         cm_write_mod_reg(
776                 OMAP3430_AUTO_PKA_MASK |
777                 OMAP3430_AUTO_AES1_MASK |
778                 OMAP3430_AUTO_RNG_MASK |
779                 OMAP3430_AUTO_SHA11_MASK |
780                 OMAP3430_AUTO_DES1_MASK,
781                 CORE_MOD, CM_AUTOIDLE2);
782
783         if (omap_rev() > OMAP3430_REV_ES1_0) {
784                 cm_write_mod_reg(
785                         OMAP3430_AUTO_MAD2D_MASK |
786                         OMAP3430ES2_AUTO_USBTLL_MASK,
787                         CORE_MOD, CM_AUTOIDLE3);
788         }
789
790         cm_write_mod_reg(
791                 OMAP3430_AUTO_WDT2_MASK |
792                 OMAP3430_AUTO_WDT1_MASK |
793                 OMAP3430_AUTO_GPIO1_MASK |
794                 OMAP3430_AUTO_32KSYNC_MASK |
795                 OMAP3430_AUTO_GPT12_MASK |
796                 OMAP3430_AUTO_GPT1_MASK,
797                 WKUP_MOD, CM_AUTOIDLE);
798
799         cm_write_mod_reg(
800                 OMAP3430_AUTO_DSS_MASK,
801                 OMAP3430_DSS_MOD,
802                 CM_AUTOIDLE);
803
804         cm_write_mod_reg(
805                 OMAP3430_AUTO_CAM_MASK,
806                 OMAP3430_CAM_MOD,
807                 CM_AUTOIDLE);
808
809         cm_write_mod_reg(
810                 OMAP3430_AUTO_GPIO6_MASK |
811                 OMAP3430_AUTO_GPIO5_MASK |
812                 OMAP3430_AUTO_GPIO4_MASK |
813                 OMAP3430_AUTO_GPIO3_MASK |
814                 OMAP3430_AUTO_GPIO2_MASK |
815                 OMAP3430_AUTO_WDT3_MASK |
816                 OMAP3430_AUTO_UART3_MASK |
817                 OMAP3430_AUTO_GPT9_MASK |
818                 OMAP3430_AUTO_GPT8_MASK |
819                 OMAP3430_AUTO_GPT7_MASK |
820                 OMAP3430_AUTO_GPT6_MASK |
821                 OMAP3430_AUTO_GPT5_MASK |
822                 OMAP3430_AUTO_GPT4_MASK |
823                 OMAP3430_AUTO_GPT3_MASK |
824                 OMAP3430_AUTO_GPT2_MASK |
825                 OMAP3430_AUTO_MCBSP4_MASK |
826                 OMAP3430_AUTO_MCBSP3_MASK |
827                 OMAP3430_AUTO_MCBSP2_MASK,
828                 OMAP3430_PER_MOD,
829                 CM_AUTOIDLE);
830
831         if (omap_rev() > OMAP3430_REV_ES1_0) {
832                 cm_write_mod_reg(
833                         OMAP3430ES2_AUTO_USBHOST_MASK,
834                         OMAP3430ES2_USBHOST_MOD,
835                         CM_AUTOIDLE);
836         }
837
838         omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
839
840         /*
841          * Set all plls to autoidle. This is needed until autoidle is
842          * enabled by clockfw
843          */
844         cm_write_mod_reg(1 << OMAP3430_AUTO_IVA2_DPLL_SHIFT,
845                          OMAP3430_IVA2_MOD, CM_AUTOIDLE2);
846         cm_write_mod_reg(1 << OMAP3430_AUTO_MPU_DPLL_SHIFT,
847                          MPU_MOD,
848                          CM_AUTOIDLE2);
849         cm_write_mod_reg((1 << OMAP3430_AUTO_PERIPH_DPLL_SHIFT) |
850                          (1 << OMAP3430_AUTO_CORE_DPLL_SHIFT),
851                          PLL_MOD,
852                          CM_AUTOIDLE);
853         cm_write_mod_reg(1 << OMAP3430ES2_AUTO_PERIPH2_DPLL_SHIFT,
854                          PLL_MOD,
855                          CM_AUTOIDLE2);
856
857         /*
858          * Enable control of expternal oscillator through
859          * sys_clkreq. In the long run clock framework should
860          * take care of this.
861          */
862         prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
863                              1 << OMAP_AUTOEXTCLKMODE_SHIFT,
864                              OMAP3430_GR_MOD,
865                              OMAP3_PRM_CLKSRC_CTRL_OFFSET);
866
867         /* setup wakup source */
868         prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
869                           OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
870                           WKUP_MOD, PM_WKEN);
871         /* No need to write EN_IO, that is always enabled */
872         prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
873                           OMAP3430_GRPSEL_GPT1_MASK |
874                           OMAP3430_GRPSEL_GPT12_MASK,
875                           WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
876         /* For some reason IO doesn't generate wakeup event even if
877          * it is selected to mpu wakeup goup */
878         prm_write_mod_reg(OMAP3430_IO_EN_MASK | OMAP3430_WKUP_EN_MASK,
879                           OCP_MOD, OMAP3_PRM_IRQENABLE_MPU_OFFSET);
880
881         /* Enable PM_WKEN to support DSS LPR */
882         prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
883                                 OMAP3430_DSS_MOD, PM_WKEN);
884
885         /* Enable wakeups in PER */
886         prm_write_mod_reg(OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
887                           OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
888                           OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
889                           OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
890                           OMAP3430_EN_MCBSP4_MASK,
891                           OMAP3430_PER_MOD, PM_WKEN);
892         /* and allow them to wake up MPU */
893         prm_write_mod_reg(OMAP3430_GRPSEL_GPIO2_MASK |
894                           OMAP3430_GRPSEL_GPIO3_MASK |
895                           OMAP3430_GRPSEL_GPIO4_MASK |
896                           OMAP3430_GRPSEL_GPIO5_MASK |
897                           OMAP3430_GRPSEL_GPIO6_MASK |
898                           OMAP3430_GRPSEL_UART3_MASK |
899                           OMAP3430_GRPSEL_MCBSP2_MASK |
900                           OMAP3430_GRPSEL_MCBSP3_MASK |
901                           OMAP3430_GRPSEL_MCBSP4_MASK,
902                           OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
903
904         /* Don't attach IVA interrupts */
905         prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
906         prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
907         prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
908         prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
909
910         /* Clear any pending 'reset' flags */
911         prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
912         prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
913         prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
914         prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
915         prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
916         prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
917         prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
918
919         /* Clear any pending PRCM interrupts */
920         prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
921
922         omap3_iva_idle();
923         omap3_d2d_idle();
924 }
925
926 void omap3_pm_off_mode_enable(int enable)
927 {
928         struct power_state *pwrst;
929         u32 state;
930
931         if (enable)
932                 state = PWRDM_POWER_OFF;
933         else
934                 state = PWRDM_POWER_RET;
935
936 #ifdef CONFIG_CPU_IDLE
937         omap3_cpuidle_update_states();
938 #endif
939
940         list_for_each_entry(pwrst, &pwrst_list, node) {
941                 pwrst->next_state = state;
942                 set_pwrdm_state(pwrst->pwrdm, state);
943         }
944 }
945
946 int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
947 {
948         struct power_state *pwrst;
949
950         list_for_each_entry(pwrst, &pwrst_list, node) {
951                 if (pwrst->pwrdm == pwrdm)
952                         return pwrst->next_state;
953         }
954         return -EINVAL;
955 }
956
957 int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
958 {
959         struct power_state *pwrst;
960
961         list_for_each_entry(pwrst, &pwrst_list, node) {
962                 if (pwrst->pwrdm == pwrdm) {
963                         pwrst->next_state = state;
964                         return 0;
965                 }
966         }
967         return -EINVAL;
968 }
969
970 static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
971 {
972         struct power_state *pwrst;
973
974         if (!pwrdm->pwrsts)
975                 return 0;
976
977         pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
978         if (!pwrst)
979                 return -ENOMEM;
980         pwrst->pwrdm = pwrdm;
981         pwrst->next_state = PWRDM_POWER_RET;
982         list_add(&pwrst->node, &pwrst_list);
983
984         if (pwrdm_has_hdwr_sar(pwrdm))
985                 pwrdm_enable_hdwr_sar(pwrdm);
986
987         return set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
988 }
989
990 /*
991  * Enable hw supervised mode for all clockdomains if it's
992  * supported. Initiate sleep transition for other clockdomains, if
993  * they are not used
994  */
995 static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
996 {
997         clkdm_clear_all_wkdeps(clkdm);
998         clkdm_clear_all_sleepdeps(clkdm);
999
1000         if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
1001                 omap2_clkdm_allow_idle(clkdm);
1002         else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
1003                  atomic_read(&clkdm->usecount) == 0)
1004                 omap2_clkdm_sleep(clkdm);
1005         return 0;
1006 }
1007
1008 void omap_push_sram_idle(void)
1009 {
1010         _omap_sram_idle = omap_sram_push(omap34xx_cpu_suspend,
1011                                         omap34xx_cpu_suspend_sz);
1012         if (omap_type() != OMAP2_DEVICE_TYPE_GP)
1013                 _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
1014                                 save_secure_ram_context_sz);
1015 }
1016
1017 static int __init omap3_pm_init(void)
1018 {
1019         struct power_state *pwrst, *tmp;
1020         struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
1021         int ret;
1022
1023         if (!cpu_is_omap34xx())
1024                 return -ENODEV;
1025
1026         printk(KERN_ERR "Power Management for TI OMAP3.\n");
1027
1028         /* XXX prcm_setup_regs needs to be before enabling hw
1029          * supervised mode for powerdomains */
1030         prcm_setup_regs();
1031
1032         ret = request_irq(INT_34XX_PRCM_MPU_IRQ,
1033                           (irq_handler_t)prcm_interrupt_handler,
1034                           IRQF_DISABLED, "prcm", NULL);
1035         if (ret) {
1036                 printk(KERN_ERR "request_irq failed to register for 0x%x\n",
1037                        INT_34XX_PRCM_MPU_IRQ);
1038                 goto err1;
1039         }
1040
1041         ret = pwrdm_for_each(pwrdms_setup, NULL);
1042         if (ret) {
1043                 printk(KERN_ERR "Failed to setup powerdomains\n");
1044                 goto err2;
1045         }
1046
1047         (void) clkdm_for_each(clkdms_setup, NULL);
1048
1049         mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
1050         if (mpu_pwrdm == NULL) {
1051                 printk(KERN_ERR "Failed to get mpu_pwrdm\n");
1052                 goto err2;
1053         }
1054
1055         neon_pwrdm = pwrdm_lookup("neon_pwrdm");
1056         per_pwrdm = pwrdm_lookup("per_pwrdm");
1057         core_pwrdm = pwrdm_lookup("core_pwrdm");
1058         cam_pwrdm = pwrdm_lookup("cam_pwrdm");
1059
1060         neon_clkdm = clkdm_lookup("neon_clkdm");
1061         mpu_clkdm = clkdm_lookup("mpu_clkdm");
1062         per_clkdm = clkdm_lookup("per_clkdm");
1063         core_clkdm = clkdm_lookup("core_clkdm");
1064
1065         omap_push_sram_idle();
1066 #ifdef CONFIG_SUSPEND
1067         suspend_set_ops(&omap_pm_ops);
1068 #endif /* CONFIG_SUSPEND */
1069
1070         pm_idle = omap3_pm_idle;
1071         omap3_idle_init();
1072
1073         clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
1074         if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
1075                 omap3_secure_ram_storage =
1076                         kmalloc(0x803F, GFP_KERNEL);
1077                 if (!omap3_secure_ram_storage)
1078                         printk(KERN_ERR "Memory allocation failed when"
1079                                         "allocating for secure sram context\n");
1080
1081                 local_irq_disable();
1082                 local_fiq_disable();
1083
1084                 omap_dma_global_context_save();
1085                 omap3_save_secure_ram_context(PWRDM_POWER_ON);
1086                 omap_dma_global_context_restore();
1087
1088                 local_irq_enable();
1089                 local_fiq_enable();
1090         }
1091
1092         omap3_save_scratchpad_contents();
1093 err1:
1094         return ret;
1095 err2:
1096         free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
1097         list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
1098                 list_del(&pwrst->node);
1099                 kfree(pwrst);
1100         }
1101         return ret;
1102 }
1103
1104 late_initcall(omap3_pm_init);