2 * Driver for the Conexant CX23885 PCIe bridge
4 * Copyright (c) 2006 Steven Toth <stoth@linuxtv.org>
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License as published by
8 * the Free Software Foundation; either version 2 of the License, or
9 * (at your option) any later version.
11 * This program is distributed in the hope that it will be useful,
12 * but WITHOUT ANY WARRANTY; without even the implied warranty of
13 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
22 #include <linux/module.h>
23 #include <linux/init.h>
24 #include <linux/device.h>
26 #include <linux/kthread.h>
27 #include <linux/file.h>
28 #include <linux/suspend.h>
31 #include <media/v4l2-common.h>
33 #include "dvb_ca_en50221.h"
44 #include "tuner-xc2028.h"
45 #include "tuner-simple.h"
47 #include "dibx000_common.h"
50 #include "stv0900_reg.h"
56 #include "netup-eeprom.h"
57 #include "netup-init.h"
61 #include "cx23885-f300.h"
62 #include "altera-ci.h"
65 static unsigned int debug;
67 #define dprintk(level, fmt, arg...)\
68 do { if (debug >= level)\
69 printk(KERN_DEBUG "%s/0: " fmt, dev->name, ## arg);\
72 /* ------------------------------------------------------------------ */
74 static unsigned int alt_tuner;
75 module_param(alt_tuner, int, 0644);
76 MODULE_PARM_DESC(alt_tuner, "Enable alternate tuner configuration");
78 DVB_DEFINE_MOD_OPT_ADAPTER_NR(adapter_nr);
80 /* ------------------------------------------------------------------ */
82 static int dvb_buf_setup(struct videobuf_queue *q,
83 unsigned int *count, unsigned int *size)
85 struct cx23885_tsport *port = q->priv_data;
87 port->ts_packet_size = 188 * 4;
88 port->ts_packet_count = 32;
90 *size = port->ts_packet_size * port->ts_packet_count;
95 static int dvb_buf_prepare(struct videobuf_queue *q,
96 struct videobuf_buffer *vb, enum v4l2_field field)
98 struct cx23885_tsport *port = q->priv_data;
99 return cx23885_buf_prepare(q, port, (struct cx23885_buffer *)vb, field);
102 static void dvb_buf_queue(struct videobuf_queue *q, struct videobuf_buffer *vb)
104 struct cx23885_tsport *port = q->priv_data;
105 cx23885_buf_queue(port, (struct cx23885_buffer *)vb);
108 static void dvb_buf_release(struct videobuf_queue *q,
109 struct videobuf_buffer *vb)
111 cx23885_free_buffer(q, (struct cx23885_buffer *)vb);
114 static void cx23885_dvb_gate_ctrl(struct cx23885_tsport *port, int open)
116 struct videobuf_dvb_frontends *f;
117 struct videobuf_dvb_frontend *fe;
119 f = &port->frontends;
121 if (f->gate <= 1) /* undefined or fe0 */
122 fe = videobuf_dvb_get_frontend(f, 1);
124 fe = videobuf_dvb_get_frontend(f, f->gate);
126 if (fe && fe->dvb.frontend && fe->dvb.frontend->ops.i2c_gate_ctrl)
127 fe->dvb.frontend->ops.i2c_gate_ctrl(fe->dvb.frontend, open);
130 static struct videobuf_queue_ops dvb_qops = {
131 .buf_setup = dvb_buf_setup,
132 .buf_prepare = dvb_buf_prepare,
133 .buf_queue = dvb_buf_queue,
134 .buf_release = dvb_buf_release,
137 static struct s5h1409_config hauppauge_generic_config = {
138 .demod_address = 0x32 >> 1,
139 .output_mode = S5H1409_SERIAL_OUTPUT,
140 .gpio = S5H1409_GPIO_ON,
142 .inversion = S5H1409_INVERSION_OFF,
143 .status_mode = S5H1409_DEMODLOCKING,
144 .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
147 static struct tda10048_config hauppauge_hvr1200_config = {
148 .demod_address = 0x10 >> 1,
149 .output_mode = TDA10048_SERIAL_OUTPUT,
150 .fwbulkwritelen = TDA10048_BULKWRITE_200,
151 .inversion = TDA10048_INVERSION_ON,
152 .dtv6_if_freq_khz = TDA10048_IF_3300,
153 .dtv7_if_freq_khz = TDA10048_IF_3800,
154 .dtv8_if_freq_khz = TDA10048_IF_4300,
155 .clk_freq_khz = TDA10048_CLK_16000,
158 static struct tda10048_config hauppauge_hvr1210_config = {
159 .demod_address = 0x10 >> 1,
160 .output_mode = TDA10048_SERIAL_OUTPUT,
161 .fwbulkwritelen = TDA10048_BULKWRITE_200,
162 .inversion = TDA10048_INVERSION_ON,
163 .dtv6_if_freq_khz = TDA10048_IF_3300,
164 .dtv7_if_freq_khz = TDA10048_IF_3500,
165 .dtv8_if_freq_khz = TDA10048_IF_4000,
166 .clk_freq_khz = TDA10048_CLK_16000,
169 static struct s5h1409_config hauppauge_ezqam_config = {
170 .demod_address = 0x32 >> 1,
171 .output_mode = S5H1409_SERIAL_OUTPUT,
172 .gpio = S5H1409_GPIO_OFF,
174 .inversion = S5H1409_INVERSION_ON,
175 .status_mode = S5H1409_DEMODLOCKING,
176 .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
179 static struct s5h1409_config hauppauge_hvr1800lp_config = {
180 .demod_address = 0x32 >> 1,
181 .output_mode = S5H1409_SERIAL_OUTPUT,
182 .gpio = S5H1409_GPIO_OFF,
184 .inversion = S5H1409_INVERSION_OFF,
185 .status_mode = S5H1409_DEMODLOCKING,
186 .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
189 static struct s5h1409_config hauppauge_hvr1500_config = {
190 .demod_address = 0x32 >> 1,
191 .output_mode = S5H1409_SERIAL_OUTPUT,
192 .gpio = S5H1409_GPIO_OFF,
193 .inversion = S5H1409_INVERSION_OFF,
194 .status_mode = S5H1409_DEMODLOCKING,
195 .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
198 static struct mt2131_config hauppauge_generic_tunerconfig = {
202 static struct lgdt330x_config fusionhdtv_5_express = {
203 .demod_address = 0x0e,
204 .demod_chip = LGDT3303,
208 static struct s5h1409_config hauppauge_hvr1500q_config = {
209 .demod_address = 0x32 >> 1,
210 .output_mode = S5H1409_SERIAL_OUTPUT,
211 .gpio = S5H1409_GPIO_ON,
213 .inversion = S5H1409_INVERSION_OFF,
214 .status_mode = S5H1409_DEMODLOCKING,
215 .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
218 static struct s5h1409_config dvico_s5h1409_config = {
219 .demod_address = 0x32 >> 1,
220 .output_mode = S5H1409_SERIAL_OUTPUT,
221 .gpio = S5H1409_GPIO_ON,
223 .inversion = S5H1409_INVERSION_OFF,
224 .status_mode = S5H1409_DEMODLOCKING,
225 .mpeg_timing = S5H1409_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
228 static struct s5h1411_config dvico_s5h1411_config = {
229 .output_mode = S5H1411_SERIAL_OUTPUT,
230 .gpio = S5H1411_GPIO_ON,
231 .qam_if = S5H1411_IF_44000,
232 .vsb_if = S5H1411_IF_44000,
233 .inversion = S5H1411_INVERSION_OFF,
234 .status_mode = S5H1411_DEMODLOCKING,
235 .mpeg_timing = S5H1411_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
238 static struct s5h1411_config hcw_s5h1411_config = {
239 .output_mode = S5H1411_SERIAL_OUTPUT,
240 .gpio = S5H1411_GPIO_OFF,
241 .vsb_if = S5H1411_IF_44000,
242 .qam_if = S5H1411_IF_4000,
243 .inversion = S5H1411_INVERSION_ON,
244 .status_mode = S5H1411_DEMODLOCKING,
245 .mpeg_timing = S5H1411_MPEGTIMING_CONTINOUS_NONINVERTING_CLOCK,
248 static struct xc5000_config hauppauge_hvr1500q_tunerconfig = {
253 static struct xc5000_config dvico_xc5000_tunerconfig = {
258 static struct tda829x_config tda829x_no_probe = {
259 .probe_tuner = TDA829X_DONT_PROBE,
262 static struct tda18271_std_map hauppauge_tda18271_std_map = {
263 .atsc_6 = { .if_freq = 5380, .agc_mode = 3, .std = 3,
264 .if_lvl = 6, .rfagc_top = 0x37 },
265 .qam_6 = { .if_freq = 4000, .agc_mode = 3, .std = 0,
266 .if_lvl = 6, .rfagc_top = 0x37 },
269 static struct tda18271_std_map hauppauge_hvr1200_tda18271_std_map = {
270 .dvbt_6 = { .if_freq = 3300, .agc_mode = 3, .std = 4,
271 .if_lvl = 1, .rfagc_top = 0x37, },
272 .dvbt_7 = { .if_freq = 3800, .agc_mode = 3, .std = 5,
273 .if_lvl = 1, .rfagc_top = 0x37, },
274 .dvbt_8 = { .if_freq = 4300, .agc_mode = 3, .std = 6,
275 .if_lvl = 1, .rfagc_top = 0x37, },
278 static struct tda18271_config hauppauge_tda18271_config = {
279 .std_map = &hauppauge_tda18271_std_map,
280 .gate = TDA18271_GATE_ANALOG,
281 .output_opt = TDA18271_OUTPUT_LT_OFF,
284 static struct tda18271_config hauppauge_hvr1200_tuner_config = {
285 .std_map = &hauppauge_hvr1200_tda18271_std_map,
286 .gate = TDA18271_GATE_ANALOG,
287 .output_opt = TDA18271_OUTPUT_LT_OFF,
290 static struct tda18271_config hauppauge_hvr1210_tuner_config = {
291 .gate = TDA18271_GATE_DIGITAL,
292 .output_opt = TDA18271_OUTPUT_LT_OFF,
295 static struct tda18271_std_map hauppauge_hvr127x_std_map = {
296 .atsc_6 = { .if_freq = 3250, .agc_mode = 3, .std = 4,
297 .if_lvl = 1, .rfagc_top = 0x58 },
298 .qam_6 = { .if_freq = 4000, .agc_mode = 3, .std = 5,
299 .if_lvl = 1, .rfagc_top = 0x58 },
302 static struct tda18271_config hauppauge_hvr127x_config = {
303 .std_map = &hauppauge_hvr127x_std_map,
304 .output_opt = TDA18271_OUTPUT_LT_OFF,
307 static struct lgdt3305_config hauppauge_lgdt3305_config = {
309 .mpeg_mode = LGDT3305_MPEG_SERIAL,
310 .tpclk_edge = LGDT3305_TPCLK_FALLING_EDGE,
311 .tpvalid_polarity = LGDT3305_TP_VALID_HIGH,
313 .spectral_inversion = 1,
318 static struct dibx000_agc_config xc3028_agc_config = {
319 BAND_VHF | BAND_UHF, /* band_caps */
321 /* P_agc_use_sd_mod1=0, P_agc_use_sd_mod2=0, P_agc_freq_pwm_div=0,
322 * P_agc_inv_pwm1=0, P_agc_inv_pwm2=0,
323 * P_agc_inh_dc_rv_est=0, P_agc_time_est=3, P_agc_freeze=0,
324 * P_agc_nb_est=2, P_agc_write=0
326 (0 << 15) | (0 << 14) | (0 << 11) | (0 << 10) | (0 << 9) | (0 << 8) |
327 (3 << 5) | (0 << 4) | (2 << 1) | (0 << 0), /* setup */
330 21, /* time_stabiliz */
342 39718, /* agc2_max */
351 29, /* agc2_slope1 */
352 29, /* agc2_slope2 */
359 1, /* perform_agc_softsplit */
362 /* PLL Configuration for COFDM BW_MHz = 8.000000
363 * With external clock = 30.000000 */
364 static struct dibx000_bandwidth_config xc3028_bw_config = {
365 60000, /* internal */
366 30000, /* sampling */
367 1, /* pll_cfg: prediv */
368 8, /* pll_cfg: ratio */
369 3, /* pll_cfg: range */
370 1, /* pll_cfg: reset */
371 0, /* pll_cfg: bypass */
372 0, /* misc: refdiv */
373 0, /* misc: bypclk_div */
374 1, /* misc: IO_CLK_en_core */
375 1, /* misc: ADClkSrc */
376 0, /* misc: modulo */
377 (3 << 14) | (1 << 12) | (524 << 0), /* sad_cfg: refsel, sel, freq_15k */
378 (1 << 25) | 5816102, /* ifreq = 5.200000 MHz */
380 30000000 /* xtal_hz */
383 static struct dib7000p_config hauppauge_hvr1400_dib7000_config = {
384 .output_mpeg2_in_188_bytes = 1,
385 .hostbus_diversity = 1,
386 .tuner_is_baseband = 0,
389 .agc_config_count = 1,
390 .agc = &xc3028_agc_config,
391 .bw = &xc3028_bw_config,
393 .gpio_dir = DIB7000P_GPIO_DEFAULT_DIRECTIONS,
394 .gpio_val = DIB7000P_GPIO_DEFAULT_VALUES,
395 .gpio_pwm_pos = DIB7000P_GPIO_DEFAULT_PWM_POS,
401 .output_mode = OUTMODE_MPEG2_SERIAL,
404 static struct zl10353_config dvico_fusionhdtv_xc3028 = {
405 .demod_address = 0x0f,
408 .disable_i2c_gate_ctrl = 1,
411 static struct stv0900_reg stv0900_ts_regs[] = {
412 { R0900_TSGENERAL, 0x00 },
413 { R0900_P1_TSSPEED, 0x40 },
414 { R0900_P2_TSSPEED, 0x40 },
415 { R0900_P1_TSCFGM, 0xc0 },
416 { R0900_P2_TSCFGM, 0xc0 },
417 { R0900_P1_TSCFGH, 0xe0 },
418 { R0900_P2_TSCFGH, 0xe0 },
419 { R0900_P1_TSCFGL, 0x20 },
420 { R0900_P2_TSCFGL, 0x20 },
421 { 0xffff, 0xff }, /* terminate */
424 static struct stv0900_config netup_stv0900_config = {
425 .demod_address = 0x68,
426 .demod_mode = 1, /* dual */
428 .clkmode = 3,/* 0-CLKI, 2-XTALI, else AUTO */
429 .diseqc_mode = 2,/* 2/3 PWM */
430 .ts_config_regs = stv0900_ts_regs,
431 .tun1_maddress = 0,/* 0x60 */
432 .tun2_maddress = 3,/* 0x63 */
433 .tun1_adc = 1,/* 1 Vpp */
434 .tun2_adc = 1,/* 1 Vpp */
437 static struct stv6110_config netup_stv6110_tunerconfig_a = {
441 .gain = 8, /* +16 dB - maximum gain */
444 static struct stv6110_config netup_stv6110_tunerconfig_b = {
448 .gain = 8, /* +16 dB - maximum gain */
451 static struct cx24116_config tbs_cx24116_config = {
452 .demod_address = 0x55,
455 static struct ds3000_config tevii_ds3000_config = {
456 .demod_address = 0x68,
459 static struct cx24116_config dvbworld_cx24116_config = {
460 .demod_address = 0x05,
463 static struct lgs8gxx_config mygica_x8506_lgs8gl5_config = {
464 .prod = LGS8GXX_PROD_LGS8GL5,
465 .demod_address = 0x19,
469 .if_clk_freq = 30400, /* 30.4 MHz */
470 .if_freq = 5380, /* 5.38 MHz */
477 static struct xc5000_config mygica_x8506_xc5000_config = {
482 static int cx23885_dvb_set_frontend(struct dvb_frontend *fe,
483 struct dvb_frontend_parameters *param)
485 struct cx23885_tsport *port = fe->dvb->priv;
486 struct cx23885_dev *dev = port->dev;
488 switch (dev->board) {
489 case CX23885_BOARD_HAUPPAUGE_HVR1275:
490 switch (param->u.vsb.modulation) {
492 cx23885_gpio_clear(dev, GPIO_5);
497 cx23885_gpio_set(dev, GPIO_5);
501 case CX23885_BOARD_MYGICA_X8506:
502 case CX23885_BOARD_MAGICPRO_PROHDTVE2:
503 /* Select Digital TV */
504 cx23885_gpio_set(dev, GPIO_0);
510 static int cx23885_dvb_fe_ioctl_override(struct dvb_frontend *fe,
511 unsigned int cmd, void *parg,
517 case DVB_FE_IOCTL_PRE:
520 case FE_SET_FRONTEND:
521 err = cx23885_dvb_set_frontend(fe,
522 (struct dvb_frontend_parameters *) parg);
527 case DVB_FE_IOCTL_POST:
528 /* no post-ioctl handling required */
535 static struct lgs8gxx_config magicpro_prohdtve2_lgs8g75_config = {
536 .prod = LGS8GXX_PROD_LGS8G75,
537 .demod_address = 0x19,
541 .if_clk_freq = 30400, /* 30.4 MHz */
542 .if_freq = 6500, /* 6.50 MHz */
546 .adc_vpp = 2, /* 1.6 Vpp */
550 static struct xc5000_config magicpro_prohdtve2_xc5000_config = {
555 static struct atbm8830_config mygica_x8558pro_atbm8830_cfg1 = {
556 .prod = ATBM8830_PROD_8830,
557 .demod_address = 0x44,
559 .ts_sampling_edge = 1,
561 .osc_clk_freq = 30400, /* in kHz */
562 .if_freq = 0, /* zero IF */
569 static struct max2165_config mygic_x8558pro_max2165_cfg1 = {
574 static struct atbm8830_config mygica_x8558pro_atbm8830_cfg2 = {
575 .prod = ATBM8830_PROD_8830,
576 .demod_address = 0x44,
578 .ts_sampling_edge = 1,
580 .osc_clk_freq = 30400, /* in kHz */
581 .if_freq = 0, /* zero IF */
588 static struct max2165_config mygic_x8558pro_max2165_cfg2 = {
592 static struct stv0367_config netup_stv0367_config[] = {
594 .demod_address = 0x1c,
601 .demod_address = 0x1d,
610 static struct xc5000_config netup_xc5000_config[] = {
620 int netup_altera_fpga_rw(void *device, int flag, int data, int read)
622 struct cx23885_dev *dev = (struct cx23885_dev *)device;
623 unsigned long timeout = jiffies + msecs_to_jiffies(1);
626 mem = cx_read(MC417_RWD);
628 cx_set(MC417_OEN, ALT_DATA);
630 cx_clear(MC417_OEN, ALT_DATA);/* D0-D7 out */
632 mem |= (data & ALT_DATA);
642 mem = (mem & ~ALT_RD) | ALT_WR;
644 mem = (mem & ~ALT_WR) | ALT_RD;
646 cx_write(MC417_RWD, mem); /* start RW cycle */
649 mem = cx_read(MC417_RWD);
650 if ((mem & ALT_RDY) == 0)
652 if (time_after(jiffies, timeout))
657 cx_set(MC417_RWD, ALT_RD | ALT_WR | ALT_CS);
659 return mem & ALT_DATA;
664 static int dvb_register(struct cx23885_tsport *port)
666 struct cx23885_dev *dev = port->dev;
667 struct cx23885_i2c *i2c_bus = NULL, *i2c_bus2 = NULL;
668 struct videobuf_dvb_frontend *fe0, *fe1 = NULL;
669 int mfe_shared = 0; /* bus not shared by default */
672 /* Get the first frontend */
673 fe0 = videobuf_dvb_get_frontend(&port->frontends, 1);
677 /* init struct videobuf_dvb */
678 fe0->dvb.name = dev->name;
680 /* multi-frontend gate control is undefined or defaults to fe0 */
681 port->frontends.gate = 0;
683 /* Sets the gate control callback to be used by i2c command calls */
684 port->gate_ctrl = cx23885_dvb_gate_ctrl;
687 switch (dev->board) {
688 case CX23885_BOARD_HAUPPAUGE_HVR1250:
689 i2c_bus = &dev->i2c_bus[0];
690 fe0->dvb.frontend = dvb_attach(s5h1409_attach,
691 &hauppauge_generic_config,
693 if (fe0->dvb.frontend != NULL) {
694 dvb_attach(mt2131_attach, fe0->dvb.frontend,
696 &hauppauge_generic_tunerconfig, 0);
699 case CX23885_BOARD_HAUPPAUGE_HVR1270:
700 case CX23885_BOARD_HAUPPAUGE_HVR1275:
701 i2c_bus = &dev->i2c_bus[0];
702 fe0->dvb.frontend = dvb_attach(lgdt3305_attach,
703 &hauppauge_lgdt3305_config,
705 if (fe0->dvb.frontend != NULL) {
706 dvb_attach(tda18271_attach, fe0->dvb.frontend,
707 0x60, &dev->i2c_bus[1].i2c_adap,
708 &hauppauge_hvr127x_config);
711 case CX23885_BOARD_HAUPPAUGE_HVR1255:
712 i2c_bus = &dev->i2c_bus[0];
713 fe0->dvb.frontend = dvb_attach(s5h1411_attach,
716 if (fe0->dvb.frontend != NULL) {
717 dvb_attach(tda18271_attach, fe0->dvb.frontend,
718 0x60, &dev->i2c_bus[1].i2c_adap,
719 &hauppauge_tda18271_config);
722 case CX23885_BOARD_HAUPPAUGE_HVR1800:
723 i2c_bus = &dev->i2c_bus[0];
727 dvb_attach(s5h1409_attach,
728 &hauppauge_ezqam_config,
730 if (fe0->dvb.frontend != NULL) {
731 dvb_attach(tda829x_attach, fe0->dvb.frontend,
732 &dev->i2c_bus[1].i2c_adap, 0x42,
734 dvb_attach(tda18271_attach, fe0->dvb.frontend,
735 0x60, &dev->i2c_bus[1].i2c_adap,
736 &hauppauge_tda18271_config);
742 dvb_attach(s5h1409_attach,
743 &hauppauge_generic_config,
745 if (fe0->dvb.frontend != NULL)
746 dvb_attach(mt2131_attach, fe0->dvb.frontend,
748 &hauppauge_generic_tunerconfig, 0);
752 case CX23885_BOARD_HAUPPAUGE_HVR1800lp:
753 i2c_bus = &dev->i2c_bus[0];
754 fe0->dvb.frontend = dvb_attach(s5h1409_attach,
755 &hauppauge_hvr1800lp_config,
757 if (fe0->dvb.frontend != NULL) {
758 dvb_attach(mt2131_attach, fe0->dvb.frontend,
760 &hauppauge_generic_tunerconfig, 0);
763 case CX23885_BOARD_DVICO_FUSIONHDTV_5_EXP:
764 i2c_bus = &dev->i2c_bus[0];
765 fe0->dvb.frontend = dvb_attach(lgdt330x_attach,
766 &fusionhdtv_5_express,
768 if (fe0->dvb.frontend != NULL) {
769 dvb_attach(simple_tuner_attach, fe0->dvb.frontend,
770 &i2c_bus->i2c_adap, 0x61,
771 TUNER_LG_TDVS_H06XF);
774 case CX23885_BOARD_HAUPPAUGE_HVR1500Q:
775 i2c_bus = &dev->i2c_bus[1];
776 fe0->dvb.frontend = dvb_attach(s5h1409_attach,
777 &hauppauge_hvr1500q_config,
778 &dev->i2c_bus[0].i2c_adap);
779 if (fe0->dvb.frontend != NULL)
780 dvb_attach(xc5000_attach, fe0->dvb.frontend,
782 &hauppauge_hvr1500q_tunerconfig);
784 case CX23885_BOARD_HAUPPAUGE_HVR1500:
785 i2c_bus = &dev->i2c_bus[1];
786 fe0->dvb.frontend = dvb_attach(s5h1409_attach,
787 &hauppauge_hvr1500_config,
788 &dev->i2c_bus[0].i2c_adap);
789 if (fe0->dvb.frontend != NULL) {
790 struct dvb_frontend *fe;
791 struct xc2028_config cfg = {
792 .i2c_adap = &i2c_bus->i2c_adap,
795 static struct xc2028_ctrl ctl = {
796 .fname = XC2028_DEFAULT_FIRMWARE,
798 .demod = XC3028_FE_OREN538,
801 fe = dvb_attach(xc2028_attach,
802 fe0->dvb.frontend, &cfg);
803 if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
804 fe->ops.tuner_ops.set_config(fe, &ctl);
807 case CX23885_BOARD_HAUPPAUGE_HVR1200:
808 case CX23885_BOARD_HAUPPAUGE_HVR1700:
809 i2c_bus = &dev->i2c_bus[0];
810 fe0->dvb.frontend = dvb_attach(tda10048_attach,
811 &hauppauge_hvr1200_config,
813 if (fe0->dvb.frontend != NULL) {
814 dvb_attach(tda829x_attach, fe0->dvb.frontend,
815 &dev->i2c_bus[1].i2c_adap, 0x42,
817 dvb_attach(tda18271_attach, fe0->dvb.frontend,
818 0x60, &dev->i2c_bus[1].i2c_adap,
819 &hauppauge_hvr1200_tuner_config);
822 case CX23885_BOARD_HAUPPAUGE_HVR1210:
823 i2c_bus = &dev->i2c_bus[0];
824 fe0->dvb.frontend = dvb_attach(tda10048_attach,
825 &hauppauge_hvr1210_config,
827 if (fe0->dvb.frontend != NULL) {
828 dvb_attach(tda18271_attach, fe0->dvb.frontend,
829 0x60, &dev->i2c_bus[1].i2c_adap,
830 &hauppauge_hvr1210_tuner_config);
833 case CX23885_BOARD_HAUPPAUGE_HVR1400:
834 i2c_bus = &dev->i2c_bus[0];
835 fe0->dvb.frontend = dvb_attach(dib7000p_attach,
837 0x12, &hauppauge_hvr1400_dib7000_config);
838 if (fe0->dvb.frontend != NULL) {
839 struct dvb_frontend *fe;
840 struct xc2028_config cfg = {
841 .i2c_adap = &dev->i2c_bus[1].i2c_adap,
844 static struct xc2028_ctrl ctl = {
845 .fname = XC3028L_DEFAULT_FIRMWARE,
848 /* This is true for all demods with
850 .type = XC2028_D2633,
853 fe = dvb_attach(xc2028_attach,
854 fe0->dvb.frontend, &cfg);
855 if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
856 fe->ops.tuner_ops.set_config(fe, &ctl);
859 case CX23885_BOARD_DVICO_FUSIONHDTV_7_DUAL_EXP:
860 i2c_bus = &dev->i2c_bus[port->nr - 1];
862 fe0->dvb.frontend = dvb_attach(s5h1409_attach,
863 &dvico_s5h1409_config,
865 if (fe0->dvb.frontend == NULL)
866 fe0->dvb.frontend = dvb_attach(s5h1411_attach,
867 &dvico_s5h1411_config,
869 if (fe0->dvb.frontend != NULL)
870 dvb_attach(xc5000_attach, fe0->dvb.frontend,
872 &dvico_xc5000_tunerconfig);
874 case CX23885_BOARD_DVICO_FUSIONHDTV_DVB_T_DUAL_EXP: {
875 i2c_bus = &dev->i2c_bus[port->nr - 1];
877 fe0->dvb.frontend = dvb_attach(zl10353_attach,
878 &dvico_fusionhdtv_xc3028,
880 if (fe0->dvb.frontend != NULL) {
881 struct dvb_frontend *fe;
882 struct xc2028_config cfg = {
883 .i2c_adap = &i2c_bus->i2c_adap,
886 static struct xc2028_ctrl ctl = {
887 .fname = XC2028_DEFAULT_FIRMWARE,
889 .demod = XC3028_FE_ZARLINK456,
892 fe = dvb_attach(xc2028_attach, fe0->dvb.frontend,
894 if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
895 fe->ops.tuner_ops.set_config(fe, &ctl);
899 case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H:
900 case CX23885_BOARD_COMPRO_VIDEOMATE_E650F:
901 case CX23885_BOARD_COMPRO_VIDEOMATE_E800:
902 i2c_bus = &dev->i2c_bus[0];
904 fe0->dvb.frontend = dvb_attach(zl10353_attach,
905 &dvico_fusionhdtv_xc3028,
907 if (fe0->dvb.frontend != NULL) {
908 struct dvb_frontend *fe;
909 struct xc2028_config cfg = {
910 .i2c_adap = &dev->i2c_bus[1].i2c_adap,
913 static struct xc2028_ctrl ctl = {
914 .fname = XC2028_DEFAULT_FIRMWARE,
916 .demod = XC3028_FE_ZARLINK456,
919 fe = dvb_attach(xc2028_attach, fe0->dvb.frontend,
921 if (fe != NULL && fe->ops.tuner_ops.set_config != NULL)
922 fe->ops.tuner_ops.set_config(fe, &ctl);
925 case CX23885_BOARD_LEADTEK_WINFAST_PXDVR3200_H_XC4000:
926 i2c_bus = &dev->i2c_bus[0];
928 fe0->dvb.frontend = dvb_attach(zl10353_attach,
929 &dvico_fusionhdtv_xc3028,
931 if (fe0->dvb.frontend != NULL) {
932 struct dvb_frontend *fe;
933 struct xc4000_config cfg = {
936 .dvb_amplitude = 134,
937 .set_smoothedcvbs = 1,
941 fe = dvb_attach(xc4000_attach, fe0->dvb.frontend,
942 &dev->i2c_bus[1].i2c_adap, &cfg);
945 case CX23885_BOARD_TBS_6920:
946 i2c_bus = &dev->i2c_bus[1];
948 fe0->dvb.frontend = dvb_attach(cx24116_attach,
951 if (fe0->dvb.frontend != NULL)
952 fe0->dvb.frontend->ops.set_voltage = f300_set_voltage;
955 case CX23885_BOARD_TEVII_S470:
956 i2c_bus = &dev->i2c_bus[1];
958 fe0->dvb.frontend = dvb_attach(ds3000_attach,
959 &tevii_ds3000_config,
961 if (fe0->dvb.frontend != NULL)
962 fe0->dvb.frontend->ops.set_voltage = f300_set_voltage;
965 case CX23885_BOARD_DVBWORLD_2005:
966 i2c_bus = &dev->i2c_bus[1];
968 fe0->dvb.frontend = dvb_attach(cx24116_attach,
969 &dvbworld_cx24116_config,
972 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
973 i2c_bus = &dev->i2c_bus[0];
977 fe0->dvb.frontend = dvb_attach(stv0900_attach,
978 &netup_stv0900_config,
979 &i2c_bus->i2c_adap, 0);
980 if (fe0->dvb.frontend != NULL) {
981 if (dvb_attach(stv6110_attach,
983 &netup_stv6110_tunerconfig_a,
984 &i2c_bus->i2c_adap)) {
985 if (!dvb_attach(lnbh24_attach,
988 LNBH24_PCL | LNBH24_TTX,
991 "No LNBH24 found!\n");
998 fe0->dvb.frontend = dvb_attach(stv0900_attach,
999 &netup_stv0900_config,
1000 &i2c_bus->i2c_adap, 1);
1001 if (fe0->dvb.frontend != NULL) {
1002 if (dvb_attach(stv6110_attach,
1004 &netup_stv6110_tunerconfig_b,
1005 &i2c_bus->i2c_adap)) {
1006 if (!dvb_attach(lnbh24_attach,
1009 LNBH24_PCL | LNBH24_TTX,
1012 "No LNBH24 found!\n");
1019 case CX23885_BOARD_MYGICA_X8506:
1020 i2c_bus = &dev->i2c_bus[0];
1021 i2c_bus2 = &dev->i2c_bus[1];
1022 fe0->dvb.frontend = dvb_attach(lgs8gxx_attach,
1023 &mygica_x8506_lgs8gl5_config,
1024 &i2c_bus->i2c_adap);
1025 if (fe0->dvb.frontend != NULL) {
1026 dvb_attach(xc5000_attach,
1028 &i2c_bus2->i2c_adap,
1029 &mygica_x8506_xc5000_config);
1032 case CX23885_BOARD_MAGICPRO_PROHDTVE2:
1033 i2c_bus = &dev->i2c_bus[0];
1034 i2c_bus2 = &dev->i2c_bus[1];
1035 fe0->dvb.frontend = dvb_attach(lgs8gxx_attach,
1036 &magicpro_prohdtve2_lgs8g75_config,
1037 &i2c_bus->i2c_adap);
1038 if (fe0->dvb.frontend != NULL) {
1039 dvb_attach(xc5000_attach,
1041 &i2c_bus2->i2c_adap,
1042 &magicpro_prohdtve2_xc5000_config);
1045 case CX23885_BOARD_HAUPPAUGE_HVR1850:
1046 case CX23885_BOARD_HAUPPAUGE_HVR1290:
1047 i2c_bus = &dev->i2c_bus[0];
1048 fe0->dvb.frontend = dvb_attach(s5h1411_attach,
1049 &hcw_s5h1411_config,
1050 &i2c_bus->i2c_adap);
1051 if (fe0->dvb.frontend != NULL)
1052 dvb_attach(tda18271_attach, fe0->dvb.frontend,
1053 0x60, &dev->i2c_bus[0].i2c_adap,
1054 &hauppauge_tda18271_config);
1056 case CX23885_BOARD_MYGICA_X8558PRO:
1060 i2c_bus = &dev->i2c_bus[0];
1061 fe0->dvb.frontend = dvb_attach(atbm8830_attach,
1062 &mygica_x8558pro_atbm8830_cfg1,
1063 &i2c_bus->i2c_adap);
1064 if (fe0->dvb.frontend != NULL) {
1065 dvb_attach(max2165_attach,
1068 &mygic_x8558pro_max2165_cfg1);
1073 i2c_bus = &dev->i2c_bus[1];
1074 fe0->dvb.frontend = dvb_attach(atbm8830_attach,
1075 &mygica_x8558pro_atbm8830_cfg2,
1076 &i2c_bus->i2c_adap);
1077 if (fe0->dvb.frontend != NULL) {
1078 dvb_attach(max2165_attach,
1081 &mygic_x8558pro_max2165_cfg2);
1086 case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
1087 i2c_bus = &dev->i2c_bus[0];
1088 mfe_shared = 1;/* MFE */
1089 port->frontends.gate = 0;/* not clear for me yet */
1091 /* MFE frontend 1 DVB-T */
1092 fe0->dvb.frontend = dvb_attach(stv0367ter_attach,
1093 &netup_stv0367_config[port->nr - 1],
1094 &i2c_bus->i2c_adap);
1095 if (fe0->dvb.frontend != NULL) {
1096 if (NULL == dvb_attach(xc5000_attach,
1099 &netup_xc5000_config[port->nr - 1]))
1100 goto frontend_detach;
1101 /* load xc5000 firmware */
1102 fe0->dvb.frontend->ops.tuner_ops.init(fe0->dvb.frontend);
1104 /* MFE frontend 2 */
1105 fe1 = videobuf_dvb_get_frontend(&port->frontends, 2);
1107 goto frontend_detach;
1109 fe1->dvb.frontend = dvb_attach(stv0367cab_attach,
1110 &netup_stv0367_config[port->nr - 1],
1111 &i2c_bus->i2c_adap);
1112 if (fe1->dvb.frontend != NULL) {
1113 fe1->dvb.frontend->id = 1;
1114 if (NULL == dvb_attach(xc5000_attach,
1117 &netup_xc5000_config[port->nr - 1]))
1118 goto frontend_detach;
1122 printk(KERN_INFO "%s: The frontend of your DVB/ATSC card "
1123 " isn't supported yet\n",
1128 if ((NULL == fe0->dvb.frontend) || (fe1 && NULL == fe1->dvb.frontend)) {
1129 printk(KERN_ERR "%s: frontend initialization failed\n",
1131 goto frontend_detach;
1134 /* define general-purpose callback pointer */
1135 fe0->dvb.frontend->callback = cx23885_tuner_callback;
1137 fe1->dvb.frontend->callback = cx23885_tuner_callback;
1139 /* Ensure all frontends negotiate bus access */
1140 fe0->dvb.frontend->ops.ts_bus_ctrl = cx23885_dvb_bus_ctrl;
1142 fe1->dvb.frontend->ops.ts_bus_ctrl = cx23885_dvb_bus_ctrl;
1145 /* Put the analog decoder in standby to keep it quiet */
1146 call_all(dev, core, s_power, 0);
1148 if (fe0->dvb.frontend->ops.analog_ops.standby)
1149 fe0->dvb.frontend->ops.analog_ops.standby(fe0->dvb.frontend);
1151 /* register everything */
1152 ret = videobuf_dvb_register_bus(&port->frontends, THIS_MODULE, port,
1153 &dev->pci->dev, adapter_nr, mfe_shared,
1154 cx23885_dvb_fe_ioctl_override);
1156 goto frontend_detach;
1159 switch (dev->board) {
1160 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI: {
1161 static struct netup_card_info cinfo;
1163 netup_get_card_info(&dev->i2c_bus[0].i2c_adap, &cinfo);
1164 memcpy(port->frontends.adapter.proposed_mac,
1165 cinfo.port[port->nr - 1].mac, 6);
1166 printk(KERN_INFO "NetUP Dual DVB-S2 CI card port%d MAC=%pM\n",
1167 port->nr, port->frontends.adapter.proposed_mac);
1169 netup_ci_init(port);
1172 case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF: {
1173 struct altera_ci_config netup_ci_cfg = {
1174 .dev = dev,/* magic number to identify*/
1175 .adapter = &port->frontends.adapter,/* for CI */
1176 .demux = &fe0->dvb.demux,/* for hw pid filter */
1177 .fpga_rw = netup_altera_fpga_rw,
1180 altera_ci_init(&netup_ci_cfg, port->nr);
1183 case CX23885_BOARD_TEVII_S470: {
1184 u8 eeprom[256]; /* 24C02 i2c eeprom */
1189 /* Read entire EEPROM */
1190 dev->i2c_bus[0].i2c_client.addr = 0xa0 >> 1;
1191 tveeprom_read(&dev->i2c_bus[0].i2c_client, eeprom, sizeof(eeprom));
1192 printk(KERN_INFO "TeVii S470 MAC= %pM\n", eeprom + 0xa0);
1193 memcpy(port->frontends.adapter.proposed_mac, eeprom + 0xa0, 6);
1201 port->gate_ctrl = NULL;
1202 videobuf_dvb_dealloc_frontends(&port->frontends);
1206 int cx23885_dvb_register(struct cx23885_tsport *port)
1209 struct videobuf_dvb_frontend *fe0;
1210 struct cx23885_dev *dev = port->dev;
1213 /* Here we need to allocate the correct number of frontends,
1214 * as reflected in the cards struct. The reality is that currently
1215 * no cx23885 boards support this - yet. But, if we don't modify this
1216 * code then the second frontend would never be allocated (later)
1217 * and fail with error before the attach in dvb_register().
1218 * Without these changes we risk an OOPS later. The changes here
1219 * are for safety, and should provide a good foundation for the
1220 * future addition of any multi-frontend cx23885 based boards.
1222 printk(KERN_INFO "%s() allocating %d frontend(s)\n", __func__,
1223 port->num_frontends);
1225 for (i = 1; i <= port->num_frontends; i++) {
1226 if (videobuf_dvb_alloc_frontend(
1227 &port->frontends, i) == NULL) {
1228 printk(KERN_ERR "%s() failed to alloc\n", __func__);
1232 fe0 = videobuf_dvb_get_frontend(&port->frontends, i);
1236 dprintk(1, "%s\n", __func__);
1237 dprintk(1, " ->probed by Card=%d Name=%s, PCI %02x:%02x\n",
1246 /* We have to init the queue for each frontend on a port. */
1247 printk(KERN_INFO "%s: cx23885 based dvb card\n", dev->name);
1248 videobuf_queue_sg_init(&fe0->dvb.dvbq, &dvb_qops,
1249 &dev->pci->dev, &port->slock,
1250 V4L2_BUF_TYPE_VIDEO_CAPTURE, V4L2_FIELD_TOP,
1251 sizeof(struct cx23885_buffer), port, NULL);
1253 err = dvb_register(port);
1255 printk(KERN_ERR "%s() dvb_register failed err = %d\n",
1261 int cx23885_dvb_unregister(struct cx23885_tsport *port)
1263 struct videobuf_dvb_frontend *fe0;
1265 /* FIXME: in an error condition where the we have
1266 * an expected number of frontends (attach problem)
1267 * then this might not clean up correctly, if 1
1269 * This comment only applies to future boards IF they
1270 * implement MFE support.
1272 fe0 = videobuf_dvb_get_frontend(&port->frontends, 1);
1273 if (fe0 && fe0->dvb.frontend)
1274 videobuf_dvb_unregister_bus(&port->frontends);
1276 switch (port->dev->board) {
1277 case CX23885_BOARD_NETUP_DUAL_DVBS2_CI:
1278 netup_ci_exit(port);
1280 case CX23885_BOARD_NETUP_DUAL_DVB_T_C_CI_RF:
1281 altera_ci_release(port->dev, port->nr);
1285 port->gate_ctrl = NULL;