d096e10ad63499490f03392f6cec4c5546ae758c
[pandora-kernel.git] / drivers / net / tg3.h
1 /* $Id: tg3.h,v 1.37.2.32 2002/03/11 12:18:18 davem Exp $
2  * tg3.h: Definitions for Broadcom Tigon3 ethernet driver.
3  *
4  * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
5  * Copyright (C) 2001 Jeff Garzik (jgarzik@pobox.com)
6  * Copyright (C) 2004 Sun Microsystems Inc.
7  */
8
9 #ifndef _T3_H
10 #define _T3_H
11
12 #define TG3_64BIT_REG_HIGH              0x00UL
13 #define TG3_64BIT_REG_LOW               0x04UL
14
15 /* Descriptor block info. */
16 #define TG3_BDINFO_HOST_ADDR            0x0UL /* 64-bit */
17 #define TG3_BDINFO_MAXLEN_FLAGS         0x8UL /* 32-bit */
18 #define  BDINFO_FLAGS_USE_EXT_RECV       0x00000001 /* ext rx_buffer_desc */
19 #define  BDINFO_FLAGS_DISABLED           0x00000002
20 #define  BDINFO_FLAGS_MAXLEN_MASK        0xffff0000
21 #define  BDINFO_FLAGS_MAXLEN_SHIFT       16
22 #define TG3_BDINFO_NIC_ADDR             0xcUL /* 32-bit */
23 #define TG3_BDINFO_SIZE                 0x10UL
24
25 #define RX_COPY_THRESHOLD               256
26
27 #define TG3_RX_INTERNAL_RING_SZ_5906    32
28
29 #define RX_STD_MAX_SIZE                 1536
30 #define RX_STD_MAX_SIZE_5705            512
31 #define RX_JUMBO_MAX_SIZE               0xdeadbeef /* XXX */
32
33 /* First 256 bytes are a mirror of PCI config space. */
34 #define TG3PCI_VENDOR                   0x00000000
35 #define  TG3PCI_VENDOR_BROADCOM          0x14e4
36 #define TG3PCI_DEVICE                   0x00000002
37 #define  TG3PCI_DEVICE_TIGON3_1          0x1644 /* BCM5700 */
38 #define  TG3PCI_DEVICE_TIGON3_2          0x1645 /* BCM5701 */
39 #define  TG3PCI_DEVICE_TIGON3_3          0x1646 /* BCM5702 */
40 #define  TG3PCI_DEVICE_TIGON3_4          0x1647 /* BCM5703 */
41 #define  TG3PCI_DEVICE_TIGON3_5761S      0x1688
42 #define  TG3PCI_DEVICE_TIGON3_5761SE     0x1689
43 #define  TG3PCI_DEVICE_TIGON3_57780      0x1692
44 #define  TG3PCI_DEVICE_TIGON3_57760      0x1690
45 #define  TG3PCI_DEVICE_TIGON3_57790      0x1694
46 #define  TG3PCI_DEVICE_TIGON3_57788      0x1691
47 /* 0x04 --> 0x64 unused */
48 #define TG3PCI_MSI_DATA                 0x00000064
49 /* 0x66 --> 0x68 unused */
50 #define TG3PCI_MISC_HOST_CTRL           0x00000068
51 #define  MISC_HOST_CTRL_CLEAR_INT        0x00000001
52 #define  MISC_HOST_CTRL_MASK_PCI_INT     0x00000002
53 #define  MISC_HOST_CTRL_BYTE_SWAP        0x00000004
54 #define  MISC_HOST_CTRL_WORD_SWAP        0x00000008
55 #define  MISC_HOST_CTRL_PCISTATE_RW      0x00000010
56 #define  MISC_HOST_CTRL_CLKREG_RW        0x00000020
57 #define  MISC_HOST_CTRL_REGWORD_SWAP     0x00000040
58 #define  MISC_HOST_CTRL_INDIR_ACCESS     0x00000080
59 #define  MISC_HOST_CTRL_IRQ_MASK_MODE    0x00000100
60 #define  MISC_HOST_CTRL_TAGGED_STATUS    0x00000200
61 #define  MISC_HOST_CTRL_CHIPREV          0xffff0000
62 #define  MISC_HOST_CTRL_CHIPREV_SHIFT    16
63 #define  GET_CHIP_REV_ID(MISC_HOST_CTRL) \
64          (((MISC_HOST_CTRL) & MISC_HOST_CTRL_CHIPREV) >> \
65           MISC_HOST_CTRL_CHIPREV_SHIFT)
66 #define  CHIPREV_ID_5700_A0              0x7000
67 #define  CHIPREV_ID_5700_A1              0x7001
68 #define  CHIPREV_ID_5700_B0              0x7100
69 #define  CHIPREV_ID_5700_B1              0x7101
70 #define  CHIPREV_ID_5700_B3              0x7102
71 #define  CHIPREV_ID_5700_ALTIMA          0x7104
72 #define  CHIPREV_ID_5700_C0              0x7200
73 #define  CHIPREV_ID_5701_A0              0x0000
74 #define  CHIPREV_ID_5701_B0              0x0100
75 #define  CHIPREV_ID_5701_B2              0x0102
76 #define  CHIPREV_ID_5701_B5              0x0105
77 #define  CHIPREV_ID_5703_A0              0x1000
78 #define  CHIPREV_ID_5703_A1              0x1001
79 #define  CHIPREV_ID_5703_A2              0x1002
80 #define  CHIPREV_ID_5703_A3              0x1003
81 #define  CHIPREV_ID_5704_A0              0x2000
82 #define  CHIPREV_ID_5704_A1              0x2001
83 #define  CHIPREV_ID_5704_A2              0x2002
84 #define  CHIPREV_ID_5704_A3              0x2003
85 #define  CHIPREV_ID_5705_A0              0x3000
86 #define  CHIPREV_ID_5705_A1              0x3001
87 #define  CHIPREV_ID_5705_A2              0x3002
88 #define  CHIPREV_ID_5705_A3              0x3003
89 #define  CHIPREV_ID_5750_A0              0x4000
90 #define  CHIPREV_ID_5750_A1              0x4001
91 #define  CHIPREV_ID_5750_A3              0x4003
92 #define  CHIPREV_ID_5750_C2              0x4202
93 #define  CHIPREV_ID_5752_A0_HW           0x5000
94 #define  CHIPREV_ID_5752_A0              0x6000
95 #define  CHIPREV_ID_5752_A1              0x6001
96 #define  CHIPREV_ID_5714_A2              0x9002
97 #define  CHIPREV_ID_5906_A1              0xc001
98 #define  CHIPREV_ID_57780_A0             0x57780000
99 #define  CHIPREV_ID_57780_A1             0x57780001
100 #define  GET_ASIC_REV(CHIP_REV_ID)      ((CHIP_REV_ID) >> 12)
101 #define   ASIC_REV_5700                  0x07
102 #define   ASIC_REV_5701                  0x00
103 #define   ASIC_REV_5703                  0x01
104 #define   ASIC_REV_5704                  0x02
105 #define   ASIC_REV_5705                  0x03
106 #define   ASIC_REV_5750                  0x04
107 #define   ASIC_REV_5752                  0x06
108 #define   ASIC_REV_5780                  0x08
109 #define   ASIC_REV_5714                  0x09
110 #define   ASIC_REV_5755                  0x0a
111 #define   ASIC_REV_5787                  0x0b
112 #define   ASIC_REV_5906                  0x0c
113 #define   ASIC_REV_USE_PROD_ID_REG       0x0f
114 #define   ASIC_REV_5784                  0x5784
115 #define   ASIC_REV_5761                  0x5761
116 #define   ASIC_REV_5785                  0x5785
117 #define   ASIC_REV_57780                 0x57780
118 #define  GET_CHIP_REV(CHIP_REV_ID)      ((CHIP_REV_ID) >> 8)
119 #define   CHIPREV_5700_AX                0x70
120 #define   CHIPREV_5700_BX                0x71
121 #define   CHIPREV_5700_CX                0x72
122 #define   CHIPREV_5701_AX                0x00
123 #define   CHIPREV_5703_AX                0x10
124 #define   CHIPREV_5704_AX                0x20
125 #define   CHIPREV_5704_BX                0x21
126 #define   CHIPREV_5750_AX                0x40
127 #define   CHIPREV_5750_BX                0x41
128 #define   CHIPREV_5784_AX                0x57840
129 #define   CHIPREV_5761_AX                0x57610
130 #define  GET_METAL_REV(CHIP_REV_ID)     ((CHIP_REV_ID) & 0xff)
131 #define   METAL_REV_A0                   0x00
132 #define   METAL_REV_A1                   0x01
133 #define   METAL_REV_B0                   0x00
134 #define   METAL_REV_B1                   0x01
135 #define   METAL_REV_B2                   0x02
136 #define TG3PCI_DMA_RW_CTRL              0x0000006c
137 #define  DMA_RWCTRL_MIN_DMA              0x000000ff
138 #define  DMA_RWCTRL_MIN_DMA_SHIFT        0
139 #define  DMA_RWCTRL_READ_BNDRY_MASK      0x00000700
140 #define  DMA_RWCTRL_READ_BNDRY_DISAB     0x00000000
141 #define  DMA_RWCTRL_READ_BNDRY_16        0x00000100
142 #define  DMA_RWCTRL_READ_BNDRY_128_PCIX  0x00000100
143 #define  DMA_RWCTRL_READ_BNDRY_32        0x00000200
144 #define  DMA_RWCTRL_READ_BNDRY_256_PCIX  0x00000200
145 #define  DMA_RWCTRL_READ_BNDRY_64        0x00000300
146 #define  DMA_RWCTRL_READ_BNDRY_384_PCIX  0x00000300
147 #define  DMA_RWCTRL_READ_BNDRY_128       0x00000400
148 #define  DMA_RWCTRL_READ_BNDRY_256       0x00000500
149 #define  DMA_RWCTRL_READ_BNDRY_512       0x00000600
150 #define  DMA_RWCTRL_READ_BNDRY_1024      0x00000700
151 #define  DMA_RWCTRL_WRITE_BNDRY_MASK     0x00003800
152 #define  DMA_RWCTRL_WRITE_BNDRY_DISAB    0x00000000
153 #define  DMA_RWCTRL_WRITE_BNDRY_16       0x00000800
154 #define  DMA_RWCTRL_WRITE_BNDRY_128_PCIX 0x00000800
155 #define  DMA_RWCTRL_WRITE_BNDRY_32       0x00001000
156 #define  DMA_RWCTRL_WRITE_BNDRY_256_PCIX 0x00001000
157 #define  DMA_RWCTRL_WRITE_BNDRY_64       0x00001800
158 #define  DMA_RWCTRL_WRITE_BNDRY_384_PCIX 0x00001800
159 #define  DMA_RWCTRL_WRITE_BNDRY_128      0x00002000
160 #define  DMA_RWCTRL_WRITE_BNDRY_256      0x00002800
161 #define  DMA_RWCTRL_WRITE_BNDRY_512      0x00003000
162 #define  DMA_RWCTRL_WRITE_BNDRY_1024     0x00003800
163 #define  DMA_RWCTRL_ONE_DMA              0x00004000
164 #define  DMA_RWCTRL_READ_WATER           0x00070000
165 #define  DMA_RWCTRL_READ_WATER_SHIFT     16
166 #define  DMA_RWCTRL_WRITE_WATER          0x00380000
167 #define  DMA_RWCTRL_WRITE_WATER_SHIFT    19
168 #define  DMA_RWCTRL_USE_MEM_READ_MULT    0x00400000
169 #define  DMA_RWCTRL_ASSERT_ALL_BE        0x00800000
170 #define  DMA_RWCTRL_PCI_READ_CMD         0x0f000000
171 #define  DMA_RWCTRL_PCI_READ_CMD_SHIFT   24
172 #define  DMA_RWCTRL_PCI_WRITE_CMD        0xf0000000
173 #define  DMA_RWCTRL_PCI_WRITE_CMD_SHIFT  28
174 #define  DMA_RWCTRL_WRITE_BNDRY_64_PCIE  0x10000000
175 #define  DMA_RWCTRL_WRITE_BNDRY_128_PCIE 0x30000000
176 #define  DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE 0x70000000
177 #define TG3PCI_PCISTATE                 0x00000070
178 #define  PCISTATE_FORCE_RESET            0x00000001
179 #define  PCISTATE_INT_NOT_ACTIVE         0x00000002
180 #define  PCISTATE_CONV_PCI_MODE          0x00000004
181 #define  PCISTATE_BUS_SPEED_HIGH         0x00000008
182 #define  PCISTATE_BUS_32BIT              0x00000010
183 #define  PCISTATE_ROM_ENABLE             0x00000020
184 #define  PCISTATE_ROM_RETRY_ENABLE       0x00000040
185 #define  PCISTATE_FLAT_VIEW              0x00000100
186 #define  PCISTATE_RETRY_SAME_DMA         0x00002000
187 #define  PCISTATE_ALLOW_APE_CTLSPC_WR    0x00010000
188 #define  PCISTATE_ALLOW_APE_SHMEM_WR     0x00020000
189 #define TG3PCI_CLOCK_CTRL               0x00000074
190 #define  CLOCK_CTRL_CORECLK_DISABLE      0x00000200
191 #define  CLOCK_CTRL_RXCLK_DISABLE        0x00000400
192 #define  CLOCK_CTRL_TXCLK_DISABLE        0x00000800
193 #define  CLOCK_CTRL_ALTCLK               0x00001000
194 #define  CLOCK_CTRL_PWRDOWN_PLL133       0x00008000
195 #define  CLOCK_CTRL_44MHZ_CORE           0x00040000
196 #define  CLOCK_CTRL_625_CORE             0x00100000
197 #define  CLOCK_CTRL_FORCE_CLKRUN         0x00200000
198 #define  CLOCK_CTRL_CLKRUN_OENABLE       0x00400000
199 #define  CLOCK_CTRL_DELAY_PCI_GRANT      0x80000000
200 #define TG3PCI_REG_BASE_ADDR            0x00000078
201 #define TG3PCI_MEM_WIN_BASE_ADDR        0x0000007c
202 #define TG3PCI_REG_DATA                 0x00000080
203 #define TG3PCI_MEM_WIN_DATA             0x00000084
204 #define TG3PCI_MODE_CTRL                0x00000088
205 #define TG3PCI_MISC_CFG                 0x0000008c
206 #define TG3PCI_MISC_LOCAL_CTRL          0x00000090
207 /* 0x94 --> 0x98 unused */
208 #define TG3PCI_STD_RING_PROD_IDX        0x00000098 /* 64-bit */
209 #define TG3PCI_RCV_RET_RING_CON_IDX     0x000000a0 /* 64-bit */
210 #define TG3PCI_SND_PROD_IDX             0x000000a8 /* 64-bit */
211 /* 0xb0 --> 0xb8 unused */
212 #define TG3PCI_DUAL_MAC_CTRL            0x000000b8
213 #define  DUAL_MAC_CTRL_CH_MASK           0x00000003
214 #define  DUAL_MAC_CTRL_ID                0x00000004
215 #define TG3PCI_PRODID_ASICREV           0x000000bc
216 #define  PROD_ID_ASIC_REV_MASK           0x0fffffff
217 /* 0xc0 --> 0x110 unused */
218
219 #define TG3_CORR_ERR_STAT               0x00000110
220 #define  TG3_CORR_ERR_STAT_CLEAR        0xffffffff
221 /* 0x114 --> 0x200 unused */
222
223 /* Mailbox registers */
224 #define MAILBOX_INTERRUPT_0             0x00000200 /* 64-bit */
225 #define MAILBOX_INTERRUPT_1             0x00000208 /* 64-bit */
226 #define MAILBOX_INTERRUPT_2             0x00000210 /* 64-bit */
227 #define MAILBOX_INTERRUPT_3             0x00000218 /* 64-bit */
228 #define MAILBOX_GENERAL_0               0x00000220 /* 64-bit */
229 #define MAILBOX_GENERAL_1               0x00000228 /* 64-bit */
230 #define MAILBOX_GENERAL_2               0x00000230 /* 64-bit */
231 #define MAILBOX_GENERAL_3               0x00000238 /* 64-bit */
232 #define MAILBOX_GENERAL_4               0x00000240 /* 64-bit */
233 #define MAILBOX_GENERAL_5               0x00000248 /* 64-bit */
234 #define MAILBOX_GENERAL_6               0x00000250 /* 64-bit */
235 #define MAILBOX_GENERAL_7               0x00000258 /* 64-bit */
236 #define MAILBOX_RELOAD_STAT             0x00000260 /* 64-bit */
237 #define MAILBOX_RCV_STD_PROD_IDX        0x00000268 /* 64-bit */
238 #define MAILBOX_RCV_JUMBO_PROD_IDX      0x00000270 /* 64-bit */
239 #define MAILBOX_RCV_MINI_PROD_IDX       0x00000278 /* 64-bit */
240 #define MAILBOX_RCVRET_CON_IDX_0        0x00000280 /* 64-bit */
241 #define MAILBOX_RCVRET_CON_IDX_1        0x00000288 /* 64-bit */
242 #define MAILBOX_RCVRET_CON_IDX_2        0x00000290 /* 64-bit */
243 #define MAILBOX_RCVRET_CON_IDX_3        0x00000298 /* 64-bit */
244 #define MAILBOX_RCVRET_CON_IDX_4        0x000002a0 /* 64-bit */
245 #define MAILBOX_RCVRET_CON_IDX_5        0x000002a8 /* 64-bit */
246 #define MAILBOX_RCVRET_CON_IDX_6        0x000002b0 /* 64-bit */
247 #define MAILBOX_RCVRET_CON_IDX_7        0x000002b8 /* 64-bit */
248 #define MAILBOX_RCVRET_CON_IDX_8        0x000002c0 /* 64-bit */
249 #define MAILBOX_RCVRET_CON_IDX_9        0x000002c8 /* 64-bit */
250 #define MAILBOX_RCVRET_CON_IDX_10       0x000002d0 /* 64-bit */
251 #define MAILBOX_RCVRET_CON_IDX_11       0x000002d8 /* 64-bit */
252 #define MAILBOX_RCVRET_CON_IDX_12       0x000002e0 /* 64-bit */
253 #define MAILBOX_RCVRET_CON_IDX_13       0x000002e8 /* 64-bit */
254 #define MAILBOX_RCVRET_CON_IDX_14       0x000002f0 /* 64-bit */
255 #define MAILBOX_RCVRET_CON_IDX_15       0x000002f8 /* 64-bit */
256 #define MAILBOX_SNDHOST_PROD_IDX_0      0x00000300 /* 64-bit */
257 #define MAILBOX_SNDHOST_PROD_IDX_1      0x00000308 /* 64-bit */
258 #define MAILBOX_SNDHOST_PROD_IDX_2      0x00000310 /* 64-bit */
259 #define MAILBOX_SNDHOST_PROD_IDX_3      0x00000318 /* 64-bit */
260 #define MAILBOX_SNDHOST_PROD_IDX_4      0x00000320 /* 64-bit */
261 #define MAILBOX_SNDHOST_PROD_IDX_5      0x00000328 /* 64-bit */
262 #define MAILBOX_SNDHOST_PROD_IDX_6      0x00000330 /* 64-bit */
263 #define MAILBOX_SNDHOST_PROD_IDX_7      0x00000338 /* 64-bit */
264 #define MAILBOX_SNDHOST_PROD_IDX_8      0x00000340 /* 64-bit */
265 #define MAILBOX_SNDHOST_PROD_IDX_9      0x00000348 /* 64-bit */
266 #define MAILBOX_SNDHOST_PROD_IDX_10     0x00000350 /* 64-bit */
267 #define MAILBOX_SNDHOST_PROD_IDX_11     0x00000358 /* 64-bit */
268 #define MAILBOX_SNDHOST_PROD_IDX_12     0x00000360 /* 64-bit */
269 #define MAILBOX_SNDHOST_PROD_IDX_13     0x00000368 /* 64-bit */
270 #define MAILBOX_SNDHOST_PROD_IDX_14     0x00000370 /* 64-bit */
271 #define MAILBOX_SNDHOST_PROD_IDX_15     0x00000378 /* 64-bit */
272 #define MAILBOX_SNDNIC_PROD_IDX_0       0x00000380 /* 64-bit */
273 #define MAILBOX_SNDNIC_PROD_IDX_1       0x00000388 /* 64-bit */
274 #define MAILBOX_SNDNIC_PROD_IDX_2       0x00000390 /* 64-bit */
275 #define MAILBOX_SNDNIC_PROD_IDX_3       0x00000398 /* 64-bit */
276 #define MAILBOX_SNDNIC_PROD_IDX_4       0x000003a0 /* 64-bit */
277 #define MAILBOX_SNDNIC_PROD_IDX_5       0x000003a8 /* 64-bit */
278 #define MAILBOX_SNDNIC_PROD_IDX_6       0x000003b0 /* 64-bit */
279 #define MAILBOX_SNDNIC_PROD_IDX_7       0x000003b8 /* 64-bit */
280 #define MAILBOX_SNDNIC_PROD_IDX_8       0x000003c0 /* 64-bit */
281 #define MAILBOX_SNDNIC_PROD_IDX_9       0x000003c8 /* 64-bit */
282 #define MAILBOX_SNDNIC_PROD_IDX_10      0x000003d0 /* 64-bit */
283 #define MAILBOX_SNDNIC_PROD_IDX_11      0x000003d8 /* 64-bit */
284 #define MAILBOX_SNDNIC_PROD_IDX_12      0x000003e0 /* 64-bit */
285 #define MAILBOX_SNDNIC_PROD_IDX_13      0x000003e8 /* 64-bit */
286 #define MAILBOX_SNDNIC_PROD_IDX_14      0x000003f0 /* 64-bit */
287 #define MAILBOX_SNDNIC_PROD_IDX_15      0x000003f8 /* 64-bit */
288
289 /* MAC control registers */
290 #define MAC_MODE                        0x00000400
291 #define  MAC_MODE_RESET                  0x00000001
292 #define  MAC_MODE_HALF_DUPLEX            0x00000002
293 #define  MAC_MODE_PORT_MODE_MASK         0x0000000c
294 #define  MAC_MODE_PORT_MODE_TBI          0x0000000c
295 #define  MAC_MODE_PORT_MODE_GMII         0x00000008
296 #define  MAC_MODE_PORT_MODE_MII          0x00000004
297 #define  MAC_MODE_PORT_MODE_NONE         0x00000000
298 #define  MAC_MODE_PORT_INT_LPBACK        0x00000010
299 #define  MAC_MODE_TAGGED_MAC_CTRL        0x00000080
300 #define  MAC_MODE_TX_BURSTING            0x00000100
301 #define  MAC_MODE_MAX_DEFER              0x00000200
302 #define  MAC_MODE_LINK_POLARITY          0x00000400
303 #define  MAC_MODE_RXSTAT_ENABLE          0x00000800
304 #define  MAC_MODE_RXSTAT_CLEAR           0x00001000
305 #define  MAC_MODE_RXSTAT_FLUSH           0x00002000
306 #define  MAC_MODE_TXSTAT_ENABLE          0x00004000
307 #define  MAC_MODE_TXSTAT_CLEAR           0x00008000
308 #define  MAC_MODE_TXSTAT_FLUSH           0x00010000
309 #define  MAC_MODE_SEND_CONFIGS           0x00020000
310 #define  MAC_MODE_MAGIC_PKT_ENABLE       0x00040000
311 #define  MAC_MODE_ACPI_ENABLE            0x00080000
312 #define  MAC_MODE_MIP_ENABLE             0x00100000
313 #define  MAC_MODE_TDE_ENABLE             0x00200000
314 #define  MAC_MODE_RDE_ENABLE             0x00400000
315 #define  MAC_MODE_FHDE_ENABLE            0x00800000
316 #define  MAC_MODE_KEEP_FRAME_IN_WOL      0x01000000
317 #define  MAC_MODE_APE_RX_EN              0x08000000
318 #define  MAC_MODE_APE_TX_EN              0x10000000
319 #define MAC_STATUS                      0x00000404
320 #define  MAC_STATUS_PCS_SYNCED           0x00000001
321 #define  MAC_STATUS_SIGNAL_DET           0x00000002
322 #define  MAC_STATUS_RCVD_CFG             0x00000004
323 #define  MAC_STATUS_CFG_CHANGED          0x00000008
324 #define  MAC_STATUS_SYNC_CHANGED         0x00000010
325 #define  MAC_STATUS_PORT_DEC_ERR         0x00000400
326 #define  MAC_STATUS_LNKSTATE_CHANGED     0x00001000
327 #define  MAC_STATUS_MI_COMPLETION        0x00400000
328 #define  MAC_STATUS_MI_INTERRUPT         0x00800000
329 #define  MAC_STATUS_AP_ERROR             0x01000000
330 #define  MAC_STATUS_ODI_ERROR            0x02000000
331 #define  MAC_STATUS_RXSTAT_OVERRUN       0x04000000
332 #define  MAC_STATUS_TXSTAT_OVERRUN       0x08000000
333 #define MAC_EVENT                       0x00000408
334 #define  MAC_EVENT_PORT_DECODE_ERR       0x00000400
335 #define  MAC_EVENT_LNKSTATE_CHANGED      0x00001000
336 #define  MAC_EVENT_MI_COMPLETION         0x00400000
337 #define  MAC_EVENT_MI_INTERRUPT          0x00800000
338 #define  MAC_EVENT_AP_ERROR              0x01000000
339 #define  MAC_EVENT_ODI_ERROR             0x02000000
340 #define  MAC_EVENT_RXSTAT_OVERRUN        0x04000000
341 #define  MAC_EVENT_TXSTAT_OVERRUN        0x08000000
342 #define MAC_LED_CTRL                    0x0000040c
343 #define  LED_CTRL_LNKLED_OVERRIDE        0x00000001
344 #define  LED_CTRL_1000MBPS_ON            0x00000002
345 #define  LED_CTRL_100MBPS_ON             0x00000004
346 #define  LED_CTRL_10MBPS_ON              0x00000008
347 #define  LED_CTRL_TRAFFIC_OVERRIDE       0x00000010
348 #define  LED_CTRL_TRAFFIC_BLINK          0x00000020
349 #define  LED_CTRL_TRAFFIC_LED            0x00000040
350 #define  LED_CTRL_1000MBPS_STATUS        0x00000080
351 #define  LED_CTRL_100MBPS_STATUS         0x00000100
352 #define  LED_CTRL_10MBPS_STATUS          0x00000200
353 #define  LED_CTRL_TRAFFIC_STATUS         0x00000400
354 #define  LED_CTRL_MODE_MAC               0x00000000
355 #define  LED_CTRL_MODE_PHY_1             0x00000800
356 #define  LED_CTRL_MODE_PHY_2             0x00001000
357 #define  LED_CTRL_MODE_SHASTA_MAC        0x00002000
358 #define  LED_CTRL_MODE_SHARED            0x00004000
359 #define  LED_CTRL_MODE_COMBO             0x00008000
360 #define  LED_CTRL_BLINK_RATE_MASK        0x7ff80000
361 #define  LED_CTRL_BLINK_RATE_SHIFT       19
362 #define  LED_CTRL_BLINK_PER_OVERRIDE     0x00080000
363 #define  LED_CTRL_BLINK_RATE_OVERRIDE    0x80000000
364 #define MAC_ADDR_0_HIGH                 0x00000410 /* upper 2 bytes */
365 #define MAC_ADDR_0_LOW                  0x00000414 /* lower 4 bytes */
366 #define MAC_ADDR_1_HIGH                 0x00000418 /* upper 2 bytes */
367 #define MAC_ADDR_1_LOW                  0x0000041c /* lower 4 bytes */
368 #define MAC_ADDR_2_HIGH                 0x00000420 /* upper 2 bytes */
369 #define MAC_ADDR_2_LOW                  0x00000424 /* lower 4 bytes */
370 #define MAC_ADDR_3_HIGH                 0x00000428 /* upper 2 bytes */
371 #define MAC_ADDR_3_LOW                  0x0000042c /* lower 4 bytes */
372 #define MAC_ACPI_MBUF_PTR               0x00000430
373 #define MAC_ACPI_LEN_OFFSET             0x00000434
374 #define  ACPI_LENOFF_LEN_MASK            0x0000ffff
375 #define  ACPI_LENOFF_LEN_SHIFT           0
376 #define  ACPI_LENOFF_OFF_MASK            0x0fff0000
377 #define  ACPI_LENOFF_OFF_SHIFT           16
378 #define MAC_TX_BACKOFF_SEED             0x00000438
379 #define  TX_BACKOFF_SEED_MASK            0x000003ff
380 #define MAC_RX_MTU_SIZE                 0x0000043c
381 #define  RX_MTU_SIZE_MASK                0x0000ffff
382 #define MAC_PCS_TEST                    0x00000440
383 #define  PCS_TEST_PATTERN_MASK           0x000fffff
384 #define  PCS_TEST_PATTERN_SHIFT          0
385 #define  PCS_TEST_ENABLE                 0x00100000
386 #define MAC_TX_AUTO_NEG                 0x00000444
387 #define  TX_AUTO_NEG_MASK                0x0000ffff
388 #define  TX_AUTO_NEG_SHIFT               0
389 #define MAC_RX_AUTO_NEG                 0x00000448
390 #define  RX_AUTO_NEG_MASK                0x0000ffff
391 #define  RX_AUTO_NEG_SHIFT               0
392 #define MAC_MI_COM                      0x0000044c
393 #define  MI_COM_CMD_MASK                 0x0c000000
394 #define  MI_COM_CMD_WRITE                0x04000000
395 #define  MI_COM_CMD_READ                 0x08000000
396 #define  MI_COM_READ_FAILED              0x10000000
397 #define  MI_COM_START                    0x20000000
398 #define  MI_COM_BUSY                     0x20000000
399 #define  MI_COM_PHY_ADDR_MASK            0x03e00000
400 #define  MI_COM_PHY_ADDR_SHIFT           21
401 #define  MI_COM_REG_ADDR_MASK            0x001f0000
402 #define  MI_COM_REG_ADDR_SHIFT           16
403 #define  MI_COM_DATA_MASK                0x0000ffff
404 #define MAC_MI_STAT                     0x00000450
405 #define  MAC_MI_STAT_LNKSTAT_ATTN_ENAB   0x00000001
406 #define  MAC_MI_STAT_10MBPS_MODE         0x00000002
407 #define MAC_MI_MODE                     0x00000454
408 #define  MAC_MI_MODE_CLK_10MHZ           0x00000001
409 #define  MAC_MI_MODE_SHORT_PREAMBLE      0x00000002
410 #define  MAC_MI_MODE_AUTO_POLL           0x00000010
411 #define  MAC_MI_MODE_500KHZ_CONST        0x00008000
412 #define  MAC_MI_MODE_BASE                0x000c0000 /* XXX magic values XXX */
413 #define MAC_AUTO_POLL_STATUS            0x00000458
414 #define  MAC_AUTO_POLL_ERROR             0x00000001
415 #define MAC_TX_MODE                     0x0000045c
416 #define  TX_MODE_RESET                   0x00000001
417 #define  TX_MODE_ENABLE                  0x00000002
418 #define  TX_MODE_FLOW_CTRL_ENABLE        0x00000010
419 #define  TX_MODE_BIG_BCKOFF_ENABLE       0x00000020
420 #define  TX_MODE_LONG_PAUSE_ENABLE       0x00000040
421 #define MAC_TX_STATUS                   0x00000460
422 #define  TX_STATUS_XOFFED                0x00000001
423 #define  TX_STATUS_SENT_XOFF             0x00000002
424 #define  TX_STATUS_SENT_XON              0x00000004
425 #define  TX_STATUS_LINK_UP               0x00000008
426 #define  TX_STATUS_ODI_UNDERRUN          0x00000010
427 #define  TX_STATUS_ODI_OVERRUN           0x00000020
428 #define MAC_TX_LENGTHS                  0x00000464
429 #define  TX_LENGTHS_SLOT_TIME_MASK       0x000000ff
430 #define  TX_LENGTHS_SLOT_TIME_SHIFT      0
431 #define  TX_LENGTHS_IPG_MASK             0x00000f00
432 #define  TX_LENGTHS_IPG_SHIFT            8
433 #define  TX_LENGTHS_IPG_CRS_MASK         0x00003000
434 #define  TX_LENGTHS_IPG_CRS_SHIFT        12
435 #define MAC_RX_MODE                     0x00000468
436 #define  RX_MODE_RESET                   0x00000001
437 #define  RX_MODE_ENABLE                  0x00000002
438 #define  RX_MODE_FLOW_CTRL_ENABLE        0x00000004
439 #define  RX_MODE_KEEP_MAC_CTRL           0x00000008
440 #define  RX_MODE_KEEP_PAUSE              0x00000010
441 #define  RX_MODE_ACCEPT_OVERSIZED        0x00000020
442 #define  RX_MODE_ACCEPT_RUNTS            0x00000040
443 #define  RX_MODE_LEN_CHECK               0x00000080
444 #define  RX_MODE_PROMISC                 0x00000100
445 #define  RX_MODE_NO_CRC_CHECK            0x00000200
446 #define  RX_MODE_KEEP_VLAN_TAG           0x00000400
447 #define  RX_MODE_IPV6_CSUM_ENABLE        0x01000000
448 #define MAC_RX_STATUS                   0x0000046c
449 #define  RX_STATUS_REMOTE_TX_XOFFED      0x00000001
450 #define  RX_STATUS_XOFF_RCVD             0x00000002
451 #define  RX_STATUS_XON_RCVD              0x00000004
452 #define MAC_HASH_REG_0                  0x00000470
453 #define MAC_HASH_REG_1                  0x00000474
454 #define MAC_HASH_REG_2                  0x00000478
455 #define MAC_HASH_REG_3                  0x0000047c
456 #define MAC_RCV_RULE_0                  0x00000480
457 #define MAC_RCV_VALUE_0                 0x00000484
458 #define MAC_RCV_RULE_1                  0x00000488
459 #define MAC_RCV_VALUE_1                 0x0000048c
460 #define MAC_RCV_RULE_2                  0x00000490
461 #define MAC_RCV_VALUE_2                 0x00000494
462 #define MAC_RCV_RULE_3                  0x00000498
463 #define MAC_RCV_VALUE_3                 0x0000049c
464 #define MAC_RCV_RULE_4                  0x000004a0
465 #define MAC_RCV_VALUE_4                 0x000004a4
466 #define MAC_RCV_RULE_5                  0x000004a8
467 #define MAC_RCV_VALUE_5                 0x000004ac
468 #define MAC_RCV_RULE_6                  0x000004b0
469 #define MAC_RCV_VALUE_6                 0x000004b4
470 #define MAC_RCV_RULE_7                  0x000004b8
471 #define MAC_RCV_VALUE_7                 0x000004bc
472 #define MAC_RCV_RULE_8                  0x000004c0
473 #define MAC_RCV_VALUE_8                 0x000004c4
474 #define MAC_RCV_RULE_9                  0x000004c8
475 #define MAC_RCV_VALUE_9                 0x000004cc
476 #define MAC_RCV_RULE_10                 0x000004d0
477 #define MAC_RCV_VALUE_10                0x000004d4
478 #define MAC_RCV_RULE_11                 0x000004d8
479 #define MAC_RCV_VALUE_11                0x000004dc
480 #define MAC_RCV_RULE_12                 0x000004e0
481 #define MAC_RCV_VALUE_12                0x000004e4
482 #define MAC_RCV_RULE_13                 0x000004e8
483 #define MAC_RCV_VALUE_13                0x000004ec
484 #define MAC_RCV_RULE_14                 0x000004f0
485 #define MAC_RCV_VALUE_14                0x000004f4
486 #define MAC_RCV_RULE_15                 0x000004f8
487 #define MAC_RCV_VALUE_15                0x000004fc
488 #define  RCV_RULE_DISABLE_MASK           0x7fffffff
489 #define MAC_RCV_RULE_CFG                0x00000500
490 #define  RCV_RULE_CFG_DEFAULT_CLASS     0x00000008
491 #define MAC_LOW_WMARK_MAX_RX_FRAME      0x00000504
492 /* 0x508 --> 0x520 unused */
493 #define MAC_HASHREGU_0                  0x00000520
494 #define MAC_HASHREGU_1                  0x00000524
495 #define MAC_HASHREGU_2                  0x00000528
496 #define MAC_HASHREGU_3                  0x0000052c
497 #define MAC_EXTADDR_0_HIGH              0x00000530
498 #define MAC_EXTADDR_0_LOW               0x00000534
499 #define MAC_EXTADDR_1_HIGH              0x00000538
500 #define MAC_EXTADDR_1_LOW               0x0000053c
501 #define MAC_EXTADDR_2_HIGH              0x00000540
502 #define MAC_EXTADDR_2_LOW               0x00000544
503 #define MAC_EXTADDR_3_HIGH              0x00000548
504 #define MAC_EXTADDR_3_LOW               0x0000054c
505 #define MAC_EXTADDR_4_HIGH              0x00000550
506 #define MAC_EXTADDR_4_LOW               0x00000554
507 #define MAC_EXTADDR_5_HIGH              0x00000558
508 #define MAC_EXTADDR_5_LOW               0x0000055c
509 #define MAC_EXTADDR_6_HIGH              0x00000560
510 #define MAC_EXTADDR_6_LOW               0x00000564
511 #define MAC_EXTADDR_7_HIGH              0x00000568
512 #define MAC_EXTADDR_7_LOW               0x0000056c
513 #define MAC_EXTADDR_8_HIGH              0x00000570
514 #define MAC_EXTADDR_8_LOW               0x00000574
515 #define MAC_EXTADDR_9_HIGH              0x00000578
516 #define MAC_EXTADDR_9_LOW               0x0000057c
517 #define MAC_EXTADDR_10_HIGH             0x00000580
518 #define MAC_EXTADDR_10_LOW              0x00000584
519 #define MAC_EXTADDR_11_HIGH             0x00000588
520 #define MAC_EXTADDR_11_LOW              0x0000058c
521 #define MAC_SERDES_CFG                  0x00000590
522 #define  MAC_SERDES_CFG_EDGE_SELECT      0x00001000
523 #define MAC_SERDES_STAT                 0x00000594
524 /* 0x598 --> 0x5a0 unused */
525 #define MAC_PHYCFG1                     0x000005a0
526 #define  MAC_PHYCFG1_RGMII_INT           0x00000001
527 #define  MAC_PHYCFG1_RXCLK_TO_MASK       0x00001ff0
528 #define  MAC_PHYCFG1_RXCLK_TIMEOUT       0x00001000
529 #define  MAC_PHYCFG1_TXCLK_TO_MASK       0x01ff0000
530 #define  MAC_PHYCFG1_TXCLK_TIMEOUT       0x01000000
531 #define  MAC_PHYCFG1_RGMII_EXT_RX_DEC    0x02000000
532 #define  MAC_PHYCFG1_RGMII_SND_STAT_EN   0x04000000
533 #define  MAC_PHYCFG1_TXC_DRV             0x20000000
534 #define MAC_PHYCFG2                     0x000005a4
535 #define  MAC_PHYCFG2_INBAND_ENABLE       0x00000001
536 #define  MAC_PHYCFG2_EMODE_MASK_MASK     0x000001c0
537 #define  MAC_PHYCFG2_EMODE_MASK_AC131    0x000000c0
538 #define  MAC_PHYCFG2_EMODE_MASK_50610    0x00000100
539 #define  MAC_PHYCFG2_EMODE_MASK_RT8211   0x00000000
540 #define  MAC_PHYCFG2_EMODE_MASK_RT8201   0x000001c0
541 #define  MAC_PHYCFG2_EMODE_COMP_MASK     0x00000e00
542 #define  MAC_PHYCFG2_EMODE_COMP_AC131    0x00000600
543 #define  MAC_PHYCFG2_EMODE_COMP_50610    0x00000400
544 #define  MAC_PHYCFG2_EMODE_COMP_RT8211   0x00000800
545 #define  MAC_PHYCFG2_EMODE_COMP_RT8201   0x00000000
546 #define  MAC_PHYCFG2_FMODE_MASK_MASK     0x00007000
547 #define  MAC_PHYCFG2_FMODE_MASK_AC131    0x00006000
548 #define  MAC_PHYCFG2_FMODE_MASK_50610    0x00004000
549 #define  MAC_PHYCFG2_FMODE_MASK_RT8211   0x00000000
550 #define  MAC_PHYCFG2_FMODE_MASK_RT8201   0x00007000
551 #define  MAC_PHYCFG2_FMODE_COMP_MASK     0x00038000
552 #define  MAC_PHYCFG2_FMODE_COMP_AC131    0x00030000
553 #define  MAC_PHYCFG2_FMODE_COMP_50610    0x00008000
554 #define  MAC_PHYCFG2_FMODE_COMP_RT8211   0x00038000
555 #define  MAC_PHYCFG2_FMODE_COMP_RT8201   0x00000000
556 #define  MAC_PHYCFG2_GMODE_MASK_MASK     0x001c0000
557 #define  MAC_PHYCFG2_GMODE_MASK_AC131    0x001c0000
558 #define  MAC_PHYCFG2_GMODE_MASK_50610    0x00100000
559 #define  MAC_PHYCFG2_GMODE_MASK_RT8211   0x00000000
560 #define  MAC_PHYCFG2_GMODE_MASK_RT8201   0x001c0000
561 #define  MAC_PHYCFG2_GMODE_COMP_MASK     0x00e00000
562 #define  MAC_PHYCFG2_GMODE_COMP_AC131    0x00e00000
563 #define  MAC_PHYCFG2_GMODE_COMP_50610    0x00000000
564 #define  MAC_PHYCFG2_GMODE_COMP_RT8211   0x00200000
565 #define  MAC_PHYCFG2_GMODE_COMP_RT8201   0x00000000
566 #define  MAC_PHYCFG2_ACT_MASK_MASK       0x03000000
567 #define  MAC_PHYCFG2_ACT_MASK_AC131      0x03000000
568 #define  MAC_PHYCFG2_ACT_MASK_50610      0x01000000
569 #define  MAC_PHYCFG2_ACT_MASK_RT8211     0x03000000
570 #define  MAC_PHYCFG2_ACT_MASK_RT8201     0x01000000
571 #define  MAC_PHYCFG2_ACT_COMP_MASK       0x0c000000
572 #define  MAC_PHYCFG2_ACT_COMP_AC131      0x00000000
573 #define  MAC_PHYCFG2_ACT_COMP_50610      0x00000000
574 #define  MAC_PHYCFG2_ACT_COMP_RT8211     0x00000000
575 #define  MAC_PHYCFG2_ACT_COMP_RT8201     0x08000000
576 #define  MAC_PHYCFG2_QUAL_MASK_MASK      0x30000000
577 #define  MAC_PHYCFG2_QUAL_MASK_AC131     0x30000000
578 #define  MAC_PHYCFG2_QUAL_MASK_50610     0x30000000
579 #define  MAC_PHYCFG2_QUAL_MASK_RT8211    0x30000000
580 #define  MAC_PHYCFG2_QUAL_MASK_RT8201    0x30000000
581 #define  MAC_PHYCFG2_QUAL_COMP_MASK      0xc0000000
582 #define  MAC_PHYCFG2_QUAL_COMP_AC131     0x00000000
583 #define  MAC_PHYCFG2_QUAL_COMP_50610     0x00000000
584 #define  MAC_PHYCFG2_QUAL_COMP_RT8211    0x00000000
585 #define  MAC_PHYCFG2_QUAL_COMP_RT8201    0x00000000
586 #define MAC_PHYCFG2_50610_LED_MODES \
587         (MAC_PHYCFG2_EMODE_MASK_50610 | \
588          MAC_PHYCFG2_EMODE_COMP_50610 | \
589          MAC_PHYCFG2_FMODE_MASK_50610 | \
590          MAC_PHYCFG2_FMODE_COMP_50610 | \
591          MAC_PHYCFG2_GMODE_MASK_50610 | \
592          MAC_PHYCFG2_GMODE_COMP_50610 | \
593          MAC_PHYCFG2_ACT_MASK_50610 | \
594          MAC_PHYCFG2_ACT_COMP_50610 | \
595          MAC_PHYCFG2_QUAL_MASK_50610 | \
596          MAC_PHYCFG2_QUAL_COMP_50610)
597 #define MAC_PHYCFG2_AC131_LED_MODES \
598         (MAC_PHYCFG2_EMODE_MASK_AC131 | \
599          MAC_PHYCFG2_EMODE_COMP_AC131 | \
600          MAC_PHYCFG2_FMODE_MASK_AC131 | \
601          MAC_PHYCFG2_FMODE_COMP_AC131 | \
602          MAC_PHYCFG2_GMODE_MASK_AC131 | \
603          MAC_PHYCFG2_GMODE_COMP_AC131 | \
604          MAC_PHYCFG2_ACT_MASK_AC131 | \
605          MAC_PHYCFG2_ACT_COMP_AC131 | \
606          MAC_PHYCFG2_QUAL_MASK_AC131 | \
607          MAC_PHYCFG2_QUAL_COMP_AC131)
608 #define MAC_PHYCFG2_RTL8211C_LED_MODES \
609         (MAC_PHYCFG2_EMODE_MASK_RT8211 | \
610          MAC_PHYCFG2_EMODE_COMP_RT8211 | \
611          MAC_PHYCFG2_FMODE_MASK_RT8211 | \
612          MAC_PHYCFG2_FMODE_COMP_RT8211 | \
613          MAC_PHYCFG2_GMODE_MASK_RT8211 | \
614          MAC_PHYCFG2_GMODE_COMP_RT8211 | \
615          MAC_PHYCFG2_ACT_MASK_RT8211 | \
616          MAC_PHYCFG2_ACT_COMP_RT8211 | \
617          MAC_PHYCFG2_QUAL_MASK_RT8211 | \
618          MAC_PHYCFG2_QUAL_COMP_RT8211)
619 #define MAC_PHYCFG2_RTL8201E_LED_MODES \
620         (MAC_PHYCFG2_EMODE_MASK_RT8201 | \
621          MAC_PHYCFG2_EMODE_COMP_RT8201 | \
622          MAC_PHYCFG2_FMODE_MASK_RT8201 | \
623          MAC_PHYCFG2_FMODE_COMP_RT8201 | \
624          MAC_PHYCFG2_GMODE_MASK_RT8201 | \
625          MAC_PHYCFG2_GMODE_COMP_RT8201 | \
626          MAC_PHYCFG2_ACT_MASK_RT8201 | \
627          MAC_PHYCFG2_ACT_COMP_RT8201 | \
628          MAC_PHYCFG2_QUAL_MASK_RT8201 | \
629          MAC_PHYCFG2_QUAL_COMP_RT8201)
630 #define MAC_EXT_RGMII_MODE              0x000005a8
631 #define  MAC_RGMII_MODE_TX_ENABLE        0x00000001
632 #define  MAC_RGMII_MODE_TX_LOWPWR        0x00000002
633 #define  MAC_RGMII_MODE_TX_RESET         0x00000004
634 #define  MAC_RGMII_MODE_RX_INT_B         0x00000100
635 #define  MAC_RGMII_MODE_RX_QUALITY       0x00000200
636 #define  MAC_RGMII_MODE_RX_ACTIVITY      0x00000400
637 #define  MAC_RGMII_MODE_RX_ENG_DET       0x00000800
638 /* 0x5ac --> 0x5b0 unused */
639 #define SERDES_RX_CTRL                  0x000005b0      /* 5780/5714 only */
640 #define  SERDES_RX_SIG_DETECT            0x00000400
641 #define SG_DIG_CTRL                     0x000005b0
642 #define  SG_DIG_USING_HW_AUTONEG         0x80000000
643 #define  SG_DIG_SOFT_RESET               0x40000000
644 #define  SG_DIG_DISABLE_LINKRDY          0x20000000
645 #define  SG_DIG_CRC16_CLEAR_N            0x01000000
646 #define  SG_DIG_EN10B                    0x00800000
647 #define  SG_DIG_CLEAR_STATUS             0x00400000
648 #define  SG_DIG_LOCAL_DUPLEX_STATUS      0x00200000
649 #define  SG_DIG_LOCAL_LINK_STATUS        0x00100000
650 #define  SG_DIG_SPEED_STATUS_MASK        0x000c0000
651 #define  SG_DIG_SPEED_STATUS_SHIFT       18
652 #define  SG_DIG_JUMBO_PACKET_DISABLE     0x00020000
653 #define  SG_DIG_RESTART_AUTONEG          0x00010000
654 #define  SG_DIG_FIBER_MODE               0x00008000
655 #define  SG_DIG_REMOTE_FAULT_MASK        0x00006000
656 #define  SG_DIG_PAUSE_MASK               0x00001800
657 #define  SG_DIG_PAUSE_CAP                0x00000800
658 #define  SG_DIG_ASYM_PAUSE               0x00001000
659 #define  SG_DIG_GBIC_ENABLE              0x00000400
660 #define  SG_DIG_CHECK_END_ENABLE         0x00000200
661 #define  SG_DIG_SGMII_AUTONEG_TIMER      0x00000100
662 #define  SG_DIG_CLOCK_PHASE_SELECT       0x00000080
663 #define  SG_DIG_GMII_INPUT_SELECT        0x00000040
664 #define  SG_DIG_MRADV_CRC16_SELECT       0x00000020
665 #define  SG_DIG_COMMA_DETECT_ENABLE      0x00000010
666 #define  SG_DIG_AUTONEG_TIMER_REDUCE     0x00000008
667 #define  SG_DIG_AUTONEG_LOW_ENABLE       0x00000004
668 #define  SG_DIG_REMOTE_LOOPBACK          0x00000002
669 #define  SG_DIG_LOOPBACK                 0x00000001
670 #define  SG_DIG_COMMON_SETUP (SG_DIG_CRC16_CLEAR_N | \
671                               SG_DIG_LOCAL_DUPLEX_STATUS | \
672                               SG_DIG_LOCAL_LINK_STATUS | \
673                               (0x2 << SG_DIG_SPEED_STATUS_SHIFT) | \
674                               SG_DIG_FIBER_MODE | SG_DIG_GBIC_ENABLE)
675 #define SG_DIG_STATUS                   0x000005b4
676 #define  SG_DIG_CRC16_BUS_MASK           0xffff0000
677 #define  SG_DIG_PARTNER_FAULT_MASK       0x00600000 /* If !MRADV_CRC16_SELECT */
678 #define  SG_DIG_PARTNER_ASYM_PAUSE       0x00100000 /* If !MRADV_CRC16_SELECT */
679 #define  SG_DIG_PARTNER_PAUSE_CAPABLE    0x00080000 /* If !MRADV_CRC16_SELECT */
680 #define  SG_DIG_PARTNER_HALF_DUPLEX      0x00040000 /* If !MRADV_CRC16_SELECT */
681 #define  SG_DIG_PARTNER_FULL_DUPLEX      0x00020000 /* If !MRADV_CRC16_SELECT */
682 #define  SG_DIG_PARTNER_NEXT_PAGE        0x00010000 /* If !MRADV_CRC16_SELECT */
683 #define  SG_DIG_AUTONEG_STATE_MASK       0x00000ff0
684 #define  SG_DIG_COMMA_DETECTOR           0x00000008
685 #define  SG_DIG_MAC_ACK_STATUS           0x00000004
686 #define  SG_DIG_AUTONEG_COMPLETE         0x00000002
687 #define  SG_DIG_AUTONEG_ERROR            0x00000001
688 /* 0x5b8 --> 0x600 unused */
689 #define MAC_TX_MAC_STATE_BASE           0x00000600 /* 16 bytes */
690 #define MAC_RX_MAC_STATE_BASE           0x00000610 /* 20 bytes */
691 /* 0x624 --> 0x800 unused */
692 #define MAC_TX_STATS_OCTETS             0x00000800
693 #define MAC_TX_STATS_RESV1              0x00000804
694 #define MAC_TX_STATS_COLLISIONS         0x00000808
695 #define MAC_TX_STATS_XON_SENT           0x0000080c
696 #define MAC_TX_STATS_XOFF_SENT          0x00000810
697 #define MAC_TX_STATS_RESV2              0x00000814
698 #define MAC_TX_STATS_MAC_ERRORS         0x00000818
699 #define MAC_TX_STATS_SINGLE_COLLISIONS  0x0000081c
700 #define MAC_TX_STATS_MULT_COLLISIONS    0x00000820
701 #define MAC_TX_STATS_DEFERRED           0x00000824
702 #define MAC_TX_STATS_RESV3              0x00000828
703 #define MAC_TX_STATS_EXCESSIVE_COL      0x0000082c
704 #define MAC_TX_STATS_LATE_COL           0x00000830
705 #define MAC_TX_STATS_RESV4_1            0x00000834
706 #define MAC_TX_STATS_RESV4_2            0x00000838
707 #define MAC_TX_STATS_RESV4_3            0x0000083c
708 #define MAC_TX_STATS_RESV4_4            0x00000840
709 #define MAC_TX_STATS_RESV4_5            0x00000844
710 #define MAC_TX_STATS_RESV4_6            0x00000848
711 #define MAC_TX_STATS_RESV4_7            0x0000084c
712 #define MAC_TX_STATS_RESV4_8            0x00000850
713 #define MAC_TX_STATS_RESV4_9            0x00000854
714 #define MAC_TX_STATS_RESV4_10           0x00000858
715 #define MAC_TX_STATS_RESV4_11           0x0000085c
716 #define MAC_TX_STATS_RESV4_12           0x00000860
717 #define MAC_TX_STATS_RESV4_13           0x00000864
718 #define MAC_TX_STATS_RESV4_14           0x00000868
719 #define MAC_TX_STATS_UCAST              0x0000086c
720 #define MAC_TX_STATS_MCAST              0x00000870
721 #define MAC_TX_STATS_BCAST              0x00000874
722 #define MAC_TX_STATS_RESV5_1            0x00000878
723 #define MAC_TX_STATS_RESV5_2            0x0000087c
724 #define MAC_RX_STATS_OCTETS             0x00000880
725 #define MAC_RX_STATS_RESV1              0x00000884
726 #define MAC_RX_STATS_FRAGMENTS          0x00000888
727 #define MAC_RX_STATS_UCAST              0x0000088c
728 #define MAC_RX_STATS_MCAST              0x00000890
729 #define MAC_RX_STATS_BCAST              0x00000894
730 #define MAC_RX_STATS_FCS_ERRORS         0x00000898
731 #define MAC_RX_STATS_ALIGN_ERRORS       0x0000089c
732 #define MAC_RX_STATS_XON_PAUSE_RECVD    0x000008a0
733 #define MAC_RX_STATS_XOFF_PAUSE_RECVD   0x000008a4
734 #define MAC_RX_STATS_MAC_CTRL_RECVD     0x000008a8
735 #define MAC_RX_STATS_XOFF_ENTERED       0x000008ac
736 #define MAC_RX_STATS_FRAME_TOO_LONG     0x000008b0
737 #define MAC_RX_STATS_JABBERS            0x000008b4
738 #define MAC_RX_STATS_UNDERSIZE          0x000008b8
739 /* 0x8bc --> 0xc00 unused */
740
741 /* Send data initiator control registers */
742 #define SNDDATAI_MODE                   0x00000c00
743 #define  SNDDATAI_MODE_RESET             0x00000001
744 #define  SNDDATAI_MODE_ENABLE            0x00000002
745 #define  SNDDATAI_MODE_STAT_OFLOW_ENAB   0x00000004
746 #define SNDDATAI_STATUS                 0x00000c04
747 #define  SNDDATAI_STATUS_STAT_OFLOW      0x00000004
748 #define SNDDATAI_STATSCTRL              0x00000c08
749 #define  SNDDATAI_SCTRL_ENABLE           0x00000001
750 #define  SNDDATAI_SCTRL_FASTUPD          0x00000002
751 #define  SNDDATAI_SCTRL_CLEAR            0x00000004
752 #define  SNDDATAI_SCTRL_FLUSH            0x00000008
753 #define  SNDDATAI_SCTRL_FORCE_ZERO       0x00000010
754 #define SNDDATAI_STATSENAB              0x00000c0c
755 #define SNDDATAI_STATSINCMASK           0x00000c10
756 #define ISO_PKT_TX                      0x00000c20
757 /* 0xc24 --> 0xc80 unused */
758 #define SNDDATAI_COS_CNT_0              0x00000c80
759 #define SNDDATAI_COS_CNT_1              0x00000c84
760 #define SNDDATAI_COS_CNT_2              0x00000c88
761 #define SNDDATAI_COS_CNT_3              0x00000c8c
762 #define SNDDATAI_COS_CNT_4              0x00000c90
763 #define SNDDATAI_COS_CNT_5              0x00000c94
764 #define SNDDATAI_COS_CNT_6              0x00000c98
765 #define SNDDATAI_COS_CNT_7              0x00000c9c
766 #define SNDDATAI_COS_CNT_8              0x00000ca0
767 #define SNDDATAI_COS_CNT_9              0x00000ca4
768 #define SNDDATAI_COS_CNT_10             0x00000ca8
769 #define SNDDATAI_COS_CNT_11             0x00000cac
770 #define SNDDATAI_COS_CNT_12             0x00000cb0
771 #define SNDDATAI_COS_CNT_13             0x00000cb4
772 #define SNDDATAI_COS_CNT_14             0x00000cb8
773 #define SNDDATAI_COS_CNT_15             0x00000cbc
774 #define SNDDATAI_DMA_RDQ_FULL_CNT       0x00000cc0
775 #define SNDDATAI_DMA_PRIO_RDQ_FULL_CNT  0x00000cc4
776 #define SNDDATAI_SDCQ_FULL_CNT          0x00000cc8
777 #define SNDDATAI_NICRNG_SSND_PIDX_CNT   0x00000ccc
778 #define SNDDATAI_STATS_UPDATED_CNT      0x00000cd0
779 #define SNDDATAI_INTERRUPTS_CNT         0x00000cd4
780 #define SNDDATAI_AVOID_INTERRUPTS_CNT   0x00000cd8
781 #define SNDDATAI_SND_THRESH_HIT_CNT     0x00000cdc
782 /* 0xce0 --> 0x1000 unused */
783
784 /* Send data completion control registers */
785 #define SNDDATAC_MODE                   0x00001000
786 #define  SNDDATAC_MODE_RESET             0x00000001
787 #define  SNDDATAC_MODE_ENABLE            0x00000002
788 #define  SNDDATAC_MODE_CDELAY            0x00000010
789 /* 0x1004 --> 0x1400 unused */
790
791 /* Send BD ring selector */
792 #define SNDBDS_MODE                     0x00001400
793 #define  SNDBDS_MODE_RESET               0x00000001
794 #define  SNDBDS_MODE_ENABLE              0x00000002
795 #define  SNDBDS_MODE_ATTN_ENABLE         0x00000004
796 #define SNDBDS_STATUS                   0x00001404
797 #define  SNDBDS_STATUS_ERROR_ATTN        0x00000004
798 #define SNDBDS_HWDIAG                   0x00001408
799 /* 0x140c --> 0x1440 */
800 #define SNDBDS_SEL_CON_IDX_0            0x00001440
801 #define SNDBDS_SEL_CON_IDX_1            0x00001444
802 #define SNDBDS_SEL_CON_IDX_2            0x00001448
803 #define SNDBDS_SEL_CON_IDX_3            0x0000144c
804 #define SNDBDS_SEL_CON_IDX_4            0x00001450
805 #define SNDBDS_SEL_CON_IDX_5            0x00001454
806 #define SNDBDS_SEL_CON_IDX_6            0x00001458
807 #define SNDBDS_SEL_CON_IDX_7            0x0000145c
808 #define SNDBDS_SEL_CON_IDX_8            0x00001460
809 #define SNDBDS_SEL_CON_IDX_9            0x00001464
810 #define SNDBDS_SEL_CON_IDX_10           0x00001468
811 #define SNDBDS_SEL_CON_IDX_11           0x0000146c
812 #define SNDBDS_SEL_CON_IDX_12           0x00001470
813 #define SNDBDS_SEL_CON_IDX_13           0x00001474
814 #define SNDBDS_SEL_CON_IDX_14           0x00001478
815 #define SNDBDS_SEL_CON_IDX_15           0x0000147c
816 /* 0x1480 --> 0x1800 unused */
817
818 /* Send BD initiator control registers */
819 #define SNDBDI_MODE                     0x00001800
820 #define  SNDBDI_MODE_RESET               0x00000001
821 #define  SNDBDI_MODE_ENABLE              0x00000002
822 #define  SNDBDI_MODE_ATTN_ENABLE         0x00000004
823 #define SNDBDI_STATUS                   0x00001804
824 #define  SNDBDI_STATUS_ERROR_ATTN        0x00000004
825 #define SNDBDI_IN_PROD_IDX_0            0x00001808
826 #define SNDBDI_IN_PROD_IDX_1            0x0000180c
827 #define SNDBDI_IN_PROD_IDX_2            0x00001810
828 #define SNDBDI_IN_PROD_IDX_3            0x00001814
829 #define SNDBDI_IN_PROD_IDX_4            0x00001818
830 #define SNDBDI_IN_PROD_IDX_5            0x0000181c
831 #define SNDBDI_IN_PROD_IDX_6            0x00001820
832 #define SNDBDI_IN_PROD_IDX_7            0x00001824
833 #define SNDBDI_IN_PROD_IDX_8            0x00001828
834 #define SNDBDI_IN_PROD_IDX_9            0x0000182c
835 #define SNDBDI_IN_PROD_IDX_10           0x00001830
836 #define SNDBDI_IN_PROD_IDX_11           0x00001834
837 #define SNDBDI_IN_PROD_IDX_12           0x00001838
838 #define SNDBDI_IN_PROD_IDX_13           0x0000183c
839 #define SNDBDI_IN_PROD_IDX_14           0x00001840
840 #define SNDBDI_IN_PROD_IDX_15           0x00001844
841 /* 0x1848 --> 0x1c00 unused */
842
843 /* Send BD completion control registers */
844 #define SNDBDC_MODE                     0x00001c00
845 #define SNDBDC_MODE_RESET                0x00000001
846 #define SNDBDC_MODE_ENABLE               0x00000002
847 #define SNDBDC_MODE_ATTN_ENABLE          0x00000004
848 /* 0x1c04 --> 0x2000 unused */
849
850 /* Receive list placement control registers */
851 #define RCVLPC_MODE                     0x00002000
852 #define  RCVLPC_MODE_RESET               0x00000001
853 #define  RCVLPC_MODE_ENABLE              0x00000002
854 #define  RCVLPC_MODE_CLASS0_ATTN_ENAB    0x00000004
855 #define  RCVLPC_MODE_MAPOOR_AATTN_ENAB   0x00000008
856 #define  RCVLPC_MODE_STAT_OFLOW_ENAB     0x00000010
857 #define RCVLPC_STATUS                   0x00002004
858 #define  RCVLPC_STATUS_CLASS0            0x00000004
859 #define  RCVLPC_STATUS_MAPOOR            0x00000008
860 #define  RCVLPC_STATUS_STAT_OFLOW        0x00000010
861 #define RCVLPC_LOCK                     0x00002008
862 #define  RCVLPC_LOCK_REQ_MASK            0x0000ffff
863 #define  RCVLPC_LOCK_REQ_SHIFT           0
864 #define  RCVLPC_LOCK_GRANT_MASK          0xffff0000
865 #define  RCVLPC_LOCK_GRANT_SHIFT         16
866 #define RCVLPC_NON_EMPTY_BITS           0x0000200c
867 #define  RCVLPC_NON_EMPTY_BITS_MASK      0x0000ffff
868 #define RCVLPC_CONFIG                   0x00002010
869 #define RCVLPC_STATSCTRL                0x00002014
870 #define  RCVLPC_STATSCTRL_ENABLE         0x00000001
871 #define  RCVLPC_STATSCTRL_FASTUPD        0x00000002
872 #define RCVLPC_STATS_ENABLE             0x00002018
873 #define  RCVLPC_STATSENAB_ASF_FIX        0x00000002
874 #define  RCVLPC_STATSENAB_DACK_FIX       0x00040000
875 #define  RCVLPC_STATSENAB_LNGBRST_RFIX   0x00400000
876 #define RCVLPC_STATS_INCMASK            0x0000201c
877 /* 0x2020 --> 0x2100 unused */
878 #define RCVLPC_SELLST_BASE              0x00002100 /* 16 16-byte entries */
879 #define  SELLST_TAIL                    0x00000004
880 #define  SELLST_CONT                    0x00000008
881 #define  SELLST_UNUSED                  0x0000000c
882 #define RCVLPC_COS_CNTL_BASE            0x00002200 /* 16 4-byte entries */
883 #define RCVLPC_DROP_FILTER_CNT          0x00002240
884 #define RCVLPC_DMA_WQ_FULL_CNT          0x00002244
885 #define RCVLPC_DMA_HIPRIO_WQ_FULL_CNT   0x00002248
886 #define RCVLPC_NO_RCV_BD_CNT            0x0000224c
887 #define RCVLPC_IN_DISCARDS_CNT          0x00002250
888 #define RCVLPC_IN_ERRORS_CNT            0x00002254
889 #define RCVLPC_RCV_THRESH_HIT_CNT       0x00002258
890 /* 0x225c --> 0x2400 unused */
891
892 /* Receive Data and Receive BD Initiator Control */
893 #define RCVDBDI_MODE                    0x00002400
894 #define  RCVDBDI_MODE_RESET              0x00000001
895 #define  RCVDBDI_MODE_ENABLE             0x00000002
896 #define  RCVDBDI_MODE_JUMBOBD_NEEDED     0x00000004
897 #define  RCVDBDI_MODE_FRM_TOO_BIG        0x00000008
898 #define  RCVDBDI_MODE_INV_RING_SZ        0x00000010
899 #define RCVDBDI_STATUS                  0x00002404
900 #define  RCVDBDI_STATUS_JUMBOBD_NEEDED   0x00000004
901 #define  RCVDBDI_STATUS_FRM_TOO_BIG      0x00000008
902 #define  RCVDBDI_STATUS_INV_RING_SZ      0x00000010
903 #define RCVDBDI_SPLIT_FRAME_MINSZ       0x00002408
904 /* 0x240c --> 0x2440 unused */
905 #define RCVDBDI_JUMBO_BD                0x00002440 /* TG3_BDINFO_... */
906 #define RCVDBDI_STD_BD                  0x00002450 /* TG3_BDINFO_... */
907 #define RCVDBDI_MINI_BD                 0x00002460 /* TG3_BDINFO_... */
908 #define RCVDBDI_JUMBO_CON_IDX           0x00002470
909 #define RCVDBDI_STD_CON_IDX             0x00002474
910 #define RCVDBDI_MINI_CON_IDX            0x00002478
911 /* 0x247c --> 0x2480 unused */
912 #define RCVDBDI_BD_PROD_IDX_0           0x00002480
913 #define RCVDBDI_BD_PROD_IDX_1           0x00002484
914 #define RCVDBDI_BD_PROD_IDX_2           0x00002488
915 #define RCVDBDI_BD_PROD_IDX_3           0x0000248c
916 #define RCVDBDI_BD_PROD_IDX_4           0x00002490
917 #define RCVDBDI_BD_PROD_IDX_5           0x00002494
918 #define RCVDBDI_BD_PROD_IDX_6           0x00002498
919 #define RCVDBDI_BD_PROD_IDX_7           0x0000249c
920 #define RCVDBDI_BD_PROD_IDX_8           0x000024a0
921 #define RCVDBDI_BD_PROD_IDX_9           0x000024a4
922 #define RCVDBDI_BD_PROD_IDX_10          0x000024a8
923 #define RCVDBDI_BD_PROD_IDX_11          0x000024ac
924 #define RCVDBDI_BD_PROD_IDX_12          0x000024b0
925 #define RCVDBDI_BD_PROD_IDX_13          0x000024b4
926 #define RCVDBDI_BD_PROD_IDX_14          0x000024b8
927 #define RCVDBDI_BD_PROD_IDX_15          0x000024bc
928 #define RCVDBDI_HWDIAG                  0x000024c0
929 /* 0x24c4 --> 0x2800 unused */
930
931 /* Receive Data Completion Control */
932 #define RCVDCC_MODE                     0x00002800
933 #define  RCVDCC_MODE_RESET               0x00000001
934 #define  RCVDCC_MODE_ENABLE              0x00000002
935 #define  RCVDCC_MODE_ATTN_ENABLE         0x00000004
936 /* 0x2804 --> 0x2c00 unused */
937
938 /* Receive BD Initiator Control Registers */
939 #define RCVBDI_MODE                     0x00002c00
940 #define  RCVBDI_MODE_RESET               0x00000001
941 #define  RCVBDI_MODE_ENABLE              0x00000002
942 #define  RCVBDI_MODE_RCB_ATTN_ENAB       0x00000004
943 #define RCVBDI_STATUS                   0x00002c04
944 #define  RCVBDI_STATUS_RCB_ATTN          0x00000004
945 #define RCVBDI_JUMBO_PROD_IDX           0x00002c08
946 #define RCVBDI_STD_PROD_IDX             0x00002c0c
947 #define RCVBDI_MINI_PROD_IDX            0x00002c10
948 #define RCVBDI_MINI_THRESH              0x00002c14
949 #define RCVBDI_STD_THRESH               0x00002c18
950 #define RCVBDI_JUMBO_THRESH             0x00002c1c
951 /* 0x2c20 --> 0x3000 unused */
952
953 /* Receive BD Completion Control Registers */
954 #define RCVCC_MODE                      0x00003000
955 #define  RCVCC_MODE_RESET                0x00000001
956 #define  RCVCC_MODE_ENABLE               0x00000002
957 #define  RCVCC_MODE_ATTN_ENABLE          0x00000004
958 #define RCVCC_STATUS                    0x00003004
959 #define  RCVCC_STATUS_ERROR_ATTN         0x00000004
960 #define RCVCC_JUMP_PROD_IDX             0x00003008
961 #define RCVCC_STD_PROD_IDX              0x0000300c
962 #define RCVCC_MINI_PROD_IDX             0x00003010
963 /* 0x3014 --> 0x3400 unused */
964
965 /* Receive list selector control registers */
966 #define RCVLSC_MODE                     0x00003400
967 #define  RCVLSC_MODE_RESET               0x00000001
968 #define  RCVLSC_MODE_ENABLE              0x00000002
969 #define  RCVLSC_MODE_ATTN_ENABLE         0x00000004
970 #define RCVLSC_STATUS                   0x00003404
971 #define  RCVLSC_STATUS_ERROR_ATTN        0x00000004
972 /* 0x3408 --> 0x3600 unused */
973
974 /* CPMU registers */
975 #define TG3_CPMU_CTRL                   0x00003600
976 #define  CPMU_CTRL_LINK_IDLE_MODE        0x00000200
977 #define  CPMU_CTRL_LINK_AWARE_MODE       0x00000400
978 #define  CPMU_CTRL_LINK_SPEED_MODE       0x00004000
979 #define  CPMU_CTRL_GPHY_10MB_RXONLY      0x00010000
980 #define TG3_CPMU_LSPD_10MB_CLK          0x00003604
981 #define  CPMU_LSPD_10MB_MACCLK_MASK      0x001f0000
982 #define  CPMU_LSPD_10MB_MACCLK_6_25      0x00130000
983 /* 0x3608 --> 0x360c unused */
984
985 #define TG3_CPMU_LSPD_1000MB_CLK        0x0000360c
986 #define  CPMU_LSPD_1000MB_MACCLK_62_5    0x00000000
987 #define  CPMU_LSPD_1000MB_MACCLK_12_5    0x00110000
988 #define  CPMU_LSPD_1000MB_MACCLK_MASK    0x001f0000
989 #define TG3_CPMU_LNK_AWARE_PWRMD        0x00003610
990 #define  CPMU_LNK_AWARE_MACCLK_MASK      0x001f0000
991 #define  CPMU_LNK_AWARE_MACCLK_6_25      0x00130000
992 /* 0x3614 --> 0x361c unused */
993
994 #define TG3_CPMU_HST_ACC                0x0000361c
995 #define  CPMU_HST_ACC_MACCLK_MASK        0x001f0000
996 #define  CPMU_HST_ACC_MACCLK_6_25        0x00130000
997 /* 0x3620 --> 0x3630 unused */
998
999 #define TG3_CPMU_CLCK_STAT              0x00003630
1000 #define  CPMU_CLCK_STAT_MAC_CLCK_MASK    0x001f0000
1001 #define  CPMU_CLCK_STAT_MAC_CLCK_62_5    0x00000000
1002 #define  CPMU_CLCK_STAT_MAC_CLCK_12_5    0x00110000
1003 #define  CPMU_CLCK_STAT_MAC_CLCK_6_25    0x00130000
1004 /* 0x3634 --> 0x365c unused */
1005
1006 #define TG3_CPMU_MUTEX_REQ              0x0000365c
1007 #define  CPMU_MUTEX_REQ_DRIVER           0x00001000
1008 #define TG3_CPMU_MUTEX_GNT              0x00003660
1009 #define  CPMU_MUTEX_GNT_DRIVER           0x00001000
1010 /* 0x3664 --> 0x3800 unused */
1011
1012 /* Mbuf cluster free registers */
1013 #define MBFREE_MODE                     0x00003800
1014 #define  MBFREE_MODE_RESET               0x00000001
1015 #define  MBFREE_MODE_ENABLE              0x00000002
1016 #define MBFREE_STATUS                   0x00003804
1017 /* 0x3808 --> 0x3c00 unused */
1018
1019 /* Host coalescing control registers */
1020 #define HOSTCC_MODE                     0x00003c00
1021 #define  HOSTCC_MODE_RESET               0x00000001
1022 #define  HOSTCC_MODE_ENABLE              0x00000002
1023 #define  HOSTCC_MODE_ATTN                0x00000004
1024 #define  HOSTCC_MODE_NOW                 0x00000008
1025 #define  HOSTCC_MODE_FULL_STATUS         0x00000000
1026 #define  HOSTCC_MODE_64BYTE              0x00000080
1027 #define  HOSTCC_MODE_32BYTE              0x00000100
1028 #define  HOSTCC_MODE_CLRTICK_RXBD        0x00000200
1029 #define  HOSTCC_MODE_CLRTICK_TXBD        0x00000400
1030 #define  HOSTCC_MODE_NOINT_ON_NOW        0x00000800
1031 #define  HOSTCC_MODE_NOINT_ON_FORCE      0x00001000
1032 #define HOSTCC_STATUS                   0x00003c04
1033 #define  HOSTCC_STATUS_ERROR_ATTN        0x00000004
1034 #define HOSTCC_RXCOL_TICKS              0x00003c08
1035 #define  LOW_RXCOL_TICKS                 0x00000032
1036 #define  LOW_RXCOL_TICKS_CLRTCKS         0x00000014
1037 #define  DEFAULT_RXCOL_TICKS             0x00000048
1038 #define  HIGH_RXCOL_TICKS                0x00000096
1039 #define  MAX_RXCOL_TICKS                 0x000003ff
1040 #define HOSTCC_TXCOL_TICKS              0x00003c0c
1041 #define  LOW_TXCOL_TICKS                 0x00000096
1042 #define  LOW_TXCOL_TICKS_CLRTCKS         0x00000048
1043 #define  DEFAULT_TXCOL_TICKS             0x0000012c
1044 #define  HIGH_TXCOL_TICKS                0x00000145
1045 #define  MAX_TXCOL_TICKS                 0x000003ff
1046 #define HOSTCC_RXMAX_FRAMES             0x00003c10
1047 #define  LOW_RXMAX_FRAMES                0x00000005
1048 #define  DEFAULT_RXMAX_FRAMES            0x00000008
1049 #define  HIGH_RXMAX_FRAMES               0x00000012
1050 #define  MAX_RXMAX_FRAMES                0x000000ff
1051 #define HOSTCC_TXMAX_FRAMES             0x00003c14
1052 #define  LOW_TXMAX_FRAMES                0x00000035
1053 #define  DEFAULT_TXMAX_FRAMES            0x0000004b
1054 #define  HIGH_TXMAX_FRAMES               0x00000052
1055 #define  MAX_TXMAX_FRAMES                0x000000ff
1056 #define HOSTCC_RXCOAL_TICK_INT          0x00003c18
1057 #define  DEFAULT_RXCOAL_TICK_INT         0x00000019
1058 #define  DEFAULT_RXCOAL_TICK_INT_CLRTCKS 0x00000014
1059 #define  MAX_RXCOAL_TICK_INT             0x000003ff
1060 #define HOSTCC_TXCOAL_TICK_INT          0x00003c1c
1061 #define  DEFAULT_TXCOAL_TICK_INT         0x00000019
1062 #define  DEFAULT_TXCOAL_TICK_INT_CLRTCKS 0x00000014
1063 #define  MAX_TXCOAL_TICK_INT             0x000003ff
1064 #define HOSTCC_RXCOAL_MAXF_INT          0x00003c20
1065 #define  DEFAULT_RXCOAL_MAXF_INT         0x00000005
1066 #define  MAX_RXCOAL_MAXF_INT             0x000000ff
1067 #define HOSTCC_TXCOAL_MAXF_INT          0x00003c24
1068 #define  DEFAULT_TXCOAL_MAXF_INT         0x00000005
1069 #define  MAX_TXCOAL_MAXF_INT             0x000000ff
1070 #define HOSTCC_STAT_COAL_TICKS          0x00003c28
1071 #define  DEFAULT_STAT_COAL_TICKS         0x000f4240
1072 #define  MAX_STAT_COAL_TICKS             0xd693d400
1073 #define  MIN_STAT_COAL_TICKS             0x00000064
1074 /* 0x3c2c --> 0x3c30 unused */
1075 #define HOSTCC_STATS_BLK_HOST_ADDR      0x00003c30 /* 64-bit */
1076 #define HOSTCC_STATUS_BLK_HOST_ADDR     0x00003c38 /* 64-bit */
1077 #define HOSTCC_STATS_BLK_NIC_ADDR       0x00003c40
1078 #define HOSTCC_STATUS_BLK_NIC_ADDR      0x00003c44
1079 #define HOSTCC_FLOW_ATTN                0x00003c48
1080 /* 0x3c4c --> 0x3c50 unused */
1081 #define HOSTCC_JUMBO_CON_IDX            0x00003c50
1082 #define HOSTCC_STD_CON_IDX              0x00003c54
1083 #define HOSTCC_MINI_CON_IDX             0x00003c58
1084 /* 0x3c5c --> 0x3c80 unused */
1085 #define HOSTCC_RET_PROD_IDX_0           0x00003c80
1086 #define HOSTCC_RET_PROD_IDX_1           0x00003c84
1087 #define HOSTCC_RET_PROD_IDX_2           0x00003c88
1088 #define HOSTCC_RET_PROD_IDX_3           0x00003c8c
1089 #define HOSTCC_RET_PROD_IDX_4           0x00003c90
1090 #define HOSTCC_RET_PROD_IDX_5           0x00003c94
1091 #define HOSTCC_RET_PROD_IDX_6           0x00003c98
1092 #define HOSTCC_RET_PROD_IDX_7           0x00003c9c
1093 #define HOSTCC_RET_PROD_IDX_8           0x00003ca0
1094 #define HOSTCC_RET_PROD_IDX_9           0x00003ca4
1095 #define HOSTCC_RET_PROD_IDX_10          0x00003ca8
1096 #define HOSTCC_RET_PROD_IDX_11          0x00003cac
1097 #define HOSTCC_RET_PROD_IDX_12          0x00003cb0
1098 #define HOSTCC_RET_PROD_IDX_13          0x00003cb4
1099 #define HOSTCC_RET_PROD_IDX_14          0x00003cb8
1100 #define HOSTCC_RET_PROD_IDX_15          0x00003cbc
1101 #define HOSTCC_SND_CON_IDX_0            0x00003cc0
1102 #define HOSTCC_SND_CON_IDX_1            0x00003cc4
1103 #define HOSTCC_SND_CON_IDX_2            0x00003cc8
1104 #define HOSTCC_SND_CON_IDX_3            0x00003ccc
1105 #define HOSTCC_SND_CON_IDX_4            0x00003cd0
1106 #define HOSTCC_SND_CON_IDX_5            0x00003cd4
1107 #define HOSTCC_SND_CON_IDX_6            0x00003cd8
1108 #define HOSTCC_SND_CON_IDX_7            0x00003cdc
1109 #define HOSTCC_SND_CON_IDX_8            0x00003ce0
1110 #define HOSTCC_SND_CON_IDX_9            0x00003ce4
1111 #define HOSTCC_SND_CON_IDX_10           0x00003ce8
1112 #define HOSTCC_SND_CON_IDX_11           0x00003cec
1113 #define HOSTCC_SND_CON_IDX_12           0x00003cf0
1114 #define HOSTCC_SND_CON_IDX_13           0x00003cf4
1115 #define HOSTCC_SND_CON_IDX_14           0x00003cf8
1116 #define HOSTCC_SND_CON_IDX_15           0x00003cfc
1117 /* 0x3d00 --> 0x4000 unused */
1118
1119 /* Memory arbiter control registers */
1120 #define MEMARB_MODE                     0x00004000
1121 #define  MEMARB_MODE_RESET               0x00000001
1122 #define  MEMARB_MODE_ENABLE              0x00000002
1123 #define MEMARB_STATUS                   0x00004004
1124 #define MEMARB_TRAP_ADDR_LOW            0x00004008
1125 #define MEMARB_TRAP_ADDR_HIGH           0x0000400c
1126 /* 0x4010 --> 0x4400 unused */
1127
1128 /* Buffer manager control registers */
1129 #define BUFMGR_MODE                     0x00004400
1130 #define  BUFMGR_MODE_RESET               0x00000001
1131 #define  BUFMGR_MODE_ENABLE              0x00000002
1132 #define  BUFMGR_MODE_ATTN_ENABLE         0x00000004
1133 #define  BUFMGR_MODE_BM_TEST             0x00000008
1134 #define  BUFMGR_MODE_MBLOW_ATTN_ENAB     0x00000010
1135 #define BUFMGR_STATUS                   0x00004404
1136 #define  BUFMGR_STATUS_ERROR             0x00000004
1137 #define  BUFMGR_STATUS_MBLOW             0x00000010
1138 #define BUFMGR_MB_POOL_ADDR             0x00004408
1139 #define BUFMGR_MB_POOL_SIZE             0x0000440c
1140 #define BUFMGR_MB_RDMA_LOW_WATER        0x00004410
1141 #define  DEFAULT_MB_RDMA_LOW_WATER       0x00000050
1142 #define  DEFAULT_MB_RDMA_LOW_WATER_5705  0x00000000
1143 #define  DEFAULT_MB_RDMA_LOW_WATER_JUMBO 0x00000130
1144 #define  DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780 0x00000000
1145 #define BUFMGR_MB_MACRX_LOW_WATER       0x00004414
1146 #define  DEFAULT_MB_MACRX_LOW_WATER       0x00000020
1147 #define  DEFAULT_MB_MACRX_LOW_WATER_5705  0x00000010
1148 #define  DEFAULT_MB_MACRX_LOW_WATER_5906  0x00000004
1149 #define  DEFAULT_MB_MACRX_LOW_WATER_JUMBO 0x00000098
1150 #define  DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780 0x0000004b
1151 #define BUFMGR_MB_HIGH_WATER            0x00004418
1152 #define  DEFAULT_MB_HIGH_WATER           0x00000060
1153 #define  DEFAULT_MB_HIGH_WATER_5705      0x00000060
1154 #define  DEFAULT_MB_HIGH_WATER_5906      0x00000010
1155 #define  DEFAULT_MB_HIGH_WATER_JUMBO     0x0000017c
1156 #define  DEFAULT_MB_HIGH_WATER_JUMBO_5780 0x00000096
1157 #define BUFMGR_RX_MB_ALLOC_REQ          0x0000441c
1158 #define  BUFMGR_MB_ALLOC_BIT             0x10000000
1159 #define BUFMGR_RX_MB_ALLOC_RESP         0x00004420
1160 #define BUFMGR_TX_MB_ALLOC_REQ          0x00004424
1161 #define BUFMGR_TX_MB_ALLOC_RESP         0x00004428
1162 #define BUFMGR_DMA_DESC_POOL_ADDR       0x0000442c
1163 #define BUFMGR_DMA_DESC_POOL_SIZE       0x00004430
1164 #define BUFMGR_DMA_LOW_WATER            0x00004434
1165 #define  DEFAULT_DMA_LOW_WATER           0x00000005
1166 #define BUFMGR_DMA_HIGH_WATER           0x00004438
1167 #define  DEFAULT_DMA_HIGH_WATER          0x0000000a
1168 #define BUFMGR_RX_DMA_ALLOC_REQ         0x0000443c
1169 #define BUFMGR_RX_DMA_ALLOC_RESP        0x00004440
1170 #define BUFMGR_TX_DMA_ALLOC_REQ         0x00004444
1171 #define BUFMGR_TX_DMA_ALLOC_RESP        0x00004448
1172 #define BUFMGR_HWDIAG_0                 0x0000444c
1173 #define BUFMGR_HWDIAG_1                 0x00004450
1174 #define BUFMGR_HWDIAG_2                 0x00004454
1175 /* 0x4458 --> 0x4800 unused */
1176
1177 /* Read DMA control registers */
1178 #define RDMAC_MODE                      0x00004800
1179 #define  RDMAC_MODE_RESET                0x00000001
1180 #define  RDMAC_MODE_ENABLE               0x00000002
1181 #define  RDMAC_MODE_TGTABORT_ENAB        0x00000004
1182 #define  RDMAC_MODE_MSTABORT_ENAB        0x00000008
1183 #define  RDMAC_MODE_PARITYERR_ENAB       0x00000010
1184 #define  RDMAC_MODE_ADDROFLOW_ENAB       0x00000020
1185 #define  RDMAC_MODE_FIFOOFLOW_ENAB       0x00000040
1186 #define  RDMAC_MODE_FIFOURUN_ENAB        0x00000080
1187 #define  RDMAC_MODE_FIFOOREAD_ENAB       0x00000100
1188 #define  RDMAC_MODE_LNGREAD_ENAB         0x00000200
1189 #define  RDMAC_MODE_SPLIT_ENABLE         0x00000800
1190 #define  RDMAC_MODE_BD_SBD_CRPT_ENAB     0x00000800
1191 #define  RDMAC_MODE_SPLIT_RESET          0x00001000
1192 #define  RDMAC_MODE_MBUF_RBD_CRPT_ENAB   0x00001000
1193 #define  RDMAC_MODE_MBUF_SBD_CRPT_ENAB   0x00002000
1194 #define  RDMAC_MODE_FIFO_SIZE_128        0x00020000
1195 #define  RDMAC_MODE_FIFO_LONG_BURST      0x00030000
1196 #define  RDMAC_MODE_IPV4_LSO_EN          0x08000000
1197 #define  RDMAC_MODE_IPV6_LSO_EN          0x10000000
1198 #define RDMAC_STATUS                    0x00004804
1199 #define  RDMAC_STATUS_TGTABORT           0x00000004
1200 #define  RDMAC_STATUS_MSTABORT           0x00000008
1201 #define  RDMAC_STATUS_PARITYERR          0x00000010
1202 #define  RDMAC_STATUS_ADDROFLOW          0x00000020
1203 #define  RDMAC_STATUS_FIFOOFLOW          0x00000040
1204 #define  RDMAC_STATUS_FIFOURUN           0x00000080
1205 #define  RDMAC_STATUS_FIFOOREAD          0x00000100
1206 #define  RDMAC_STATUS_LNGREAD            0x00000200
1207 /* 0x4808 --> 0x4c00 unused */
1208
1209 /* Write DMA control registers */
1210 #define WDMAC_MODE                      0x00004c00
1211 #define  WDMAC_MODE_RESET                0x00000001
1212 #define  WDMAC_MODE_ENABLE               0x00000002
1213 #define  WDMAC_MODE_TGTABORT_ENAB        0x00000004
1214 #define  WDMAC_MODE_MSTABORT_ENAB        0x00000008
1215 #define  WDMAC_MODE_PARITYERR_ENAB       0x00000010
1216 #define  WDMAC_MODE_ADDROFLOW_ENAB       0x00000020
1217 #define  WDMAC_MODE_FIFOOFLOW_ENAB       0x00000040
1218 #define  WDMAC_MODE_FIFOURUN_ENAB        0x00000080
1219 #define  WDMAC_MODE_FIFOOREAD_ENAB       0x00000100
1220 #define  WDMAC_MODE_LNGREAD_ENAB         0x00000200
1221 #define  WDMAC_MODE_RX_ACCEL             0x00000400
1222 #define  WDMAC_MODE_STATUS_TAG_FIX       0x20000000
1223 #define WDMAC_STATUS                    0x00004c04
1224 #define  WDMAC_STATUS_TGTABORT           0x00000004
1225 #define  WDMAC_STATUS_MSTABORT           0x00000008
1226 #define  WDMAC_STATUS_PARITYERR          0x00000010
1227 #define  WDMAC_STATUS_ADDROFLOW          0x00000020
1228 #define  WDMAC_STATUS_FIFOOFLOW          0x00000040
1229 #define  WDMAC_STATUS_FIFOURUN           0x00000080
1230 #define  WDMAC_STATUS_FIFOOREAD          0x00000100
1231 #define  WDMAC_STATUS_LNGREAD            0x00000200
1232 /* 0x4c08 --> 0x5000 unused */
1233
1234 /* Per-cpu register offsets (arm9) */
1235 #define CPU_MODE                        0x00000000
1236 #define  CPU_MODE_RESET                  0x00000001
1237 #define  CPU_MODE_HALT                   0x00000400
1238 #define CPU_STATE                       0x00000004
1239 #define CPU_EVTMASK                     0x00000008
1240 /* 0xc --> 0x1c reserved */
1241 #define CPU_PC                          0x0000001c
1242 #define CPU_INSN                        0x00000020
1243 #define CPU_SPAD_UFLOW                  0x00000024
1244 #define CPU_WDOG_CLEAR                  0x00000028
1245 #define CPU_WDOG_VECTOR                 0x0000002c
1246 #define CPU_WDOG_PC                     0x00000030
1247 #define CPU_HW_BP                       0x00000034
1248 /* 0x38 --> 0x44 unused */
1249 #define CPU_WDOG_SAVED_STATE            0x00000044
1250 #define CPU_LAST_BRANCH_ADDR            0x00000048
1251 #define CPU_SPAD_UFLOW_SET              0x0000004c
1252 /* 0x50 --> 0x200 unused */
1253 #define CPU_R0                          0x00000200
1254 #define CPU_R1                          0x00000204
1255 #define CPU_R2                          0x00000208
1256 #define CPU_R3                          0x0000020c
1257 #define CPU_R4                          0x00000210
1258 #define CPU_R5                          0x00000214
1259 #define CPU_R6                          0x00000218
1260 #define CPU_R7                          0x0000021c
1261 #define CPU_R8                          0x00000220
1262 #define CPU_R9                          0x00000224
1263 #define CPU_R10                         0x00000228
1264 #define CPU_R11                         0x0000022c
1265 #define CPU_R12                         0x00000230
1266 #define CPU_R13                         0x00000234
1267 #define CPU_R14                         0x00000238
1268 #define CPU_R15                         0x0000023c
1269 #define CPU_R16                         0x00000240
1270 #define CPU_R17                         0x00000244
1271 #define CPU_R18                         0x00000248
1272 #define CPU_R19                         0x0000024c
1273 #define CPU_R20                         0x00000250
1274 #define CPU_R21                         0x00000254
1275 #define CPU_R22                         0x00000258
1276 #define CPU_R23                         0x0000025c
1277 #define CPU_R24                         0x00000260
1278 #define CPU_R25                         0x00000264
1279 #define CPU_R26                         0x00000268
1280 #define CPU_R27                         0x0000026c
1281 #define CPU_R28                         0x00000270
1282 #define CPU_R29                         0x00000274
1283 #define CPU_R30                         0x00000278
1284 #define CPU_R31                         0x0000027c
1285 /* 0x280 --> 0x400 unused */
1286
1287 #define RX_CPU_BASE                     0x00005000
1288 #define RX_CPU_MODE                     0x00005000
1289 #define RX_CPU_STATE                    0x00005004
1290 #define RX_CPU_PGMCTR                   0x0000501c
1291 #define RX_CPU_HWBKPT                   0x00005034
1292 #define TX_CPU_BASE                     0x00005400
1293 #define TX_CPU_MODE                     0x00005400
1294 #define TX_CPU_STATE                    0x00005404
1295 #define TX_CPU_PGMCTR                   0x0000541c
1296
1297 #define VCPU_STATUS                     0x00005100
1298 #define  VCPU_STATUS_INIT_DONE           0x04000000
1299 #define  VCPU_STATUS_DRV_RESET           0x08000000
1300
1301 #define VCPU_CFGSHDW                    0x00005104
1302 #define  VCPU_CFGSHDW_WOL_ENABLE         0x00000001
1303 #define  VCPU_CFGSHDW_WOL_MAGPKT         0x00000004
1304 #define  VCPU_CFGSHDW_ASPM_DBNC          0x00001000
1305
1306 /* Mailboxes */
1307 #define GRCMBOX_BASE                    0x00005600
1308 #define GRCMBOX_INTERRUPT_0             0x00005800 /* 64-bit */
1309 #define GRCMBOX_INTERRUPT_1             0x00005808 /* 64-bit */
1310 #define GRCMBOX_INTERRUPT_2             0x00005810 /* 64-bit */
1311 #define GRCMBOX_INTERRUPT_3             0x00005818 /* 64-bit */
1312 #define GRCMBOX_GENERAL_0               0x00005820 /* 64-bit */
1313 #define GRCMBOX_GENERAL_1               0x00005828 /* 64-bit */
1314 #define GRCMBOX_GENERAL_2               0x00005830 /* 64-bit */
1315 #define GRCMBOX_GENERAL_3               0x00005838 /* 64-bit */
1316 #define GRCMBOX_GENERAL_4               0x00005840 /* 64-bit */
1317 #define GRCMBOX_GENERAL_5               0x00005848 /* 64-bit */
1318 #define GRCMBOX_GENERAL_6               0x00005850 /* 64-bit */
1319 #define GRCMBOX_GENERAL_7               0x00005858 /* 64-bit */
1320 #define GRCMBOX_RELOAD_STAT             0x00005860 /* 64-bit */
1321 #define GRCMBOX_RCVSTD_PROD_IDX         0x00005868 /* 64-bit */
1322 #define GRCMBOX_RCVJUMBO_PROD_IDX       0x00005870 /* 64-bit */
1323 #define GRCMBOX_RCVMINI_PROD_IDX        0x00005878 /* 64-bit */
1324 #define GRCMBOX_RCVRET_CON_IDX_0        0x00005880 /* 64-bit */
1325 #define GRCMBOX_RCVRET_CON_IDX_1        0x00005888 /* 64-bit */
1326 #define GRCMBOX_RCVRET_CON_IDX_2        0x00005890 /* 64-bit */
1327 #define GRCMBOX_RCVRET_CON_IDX_3        0x00005898 /* 64-bit */
1328 #define GRCMBOX_RCVRET_CON_IDX_4        0x000058a0 /* 64-bit */
1329 #define GRCMBOX_RCVRET_CON_IDX_5        0x000058a8 /* 64-bit */
1330 #define GRCMBOX_RCVRET_CON_IDX_6        0x000058b0 /* 64-bit */
1331 #define GRCMBOX_RCVRET_CON_IDX_7        0x000058b8 /* 64-bit */
1332 #define GRCMBOX_RCVRET_CON_IDX_8        0x000058c0 /* 64-bit */
1333 #define GRCMBOX_RCVRET_CON_IDX_9        0x000058c8 /* 64-bit */
1334 #define GRCMBOX_RCVRET_CON_IDX_10       0x000058d0 /* 64-bit */
1335 #define GRCMBOX_RCVRET_CON_IDX_11       0x000058d8 /* 64-bit */
1336 #define GRCMBOX_RCVRET_CON_IDX_12       0x000058e0 /* 64-bit */
1337 #define GRCMBOX_RCVRET_CON_IDX_13       0x000058e8 /* 64-bit */
1338 #define GRCMBOX_RCVRET_CON_IDX_14       0x000058f0 /* 64-bit */
1339 #define GRCMBOX_RCVRET_CON_IDX_15       0x000058f8 /* 64-bit */
1340 #define GRCMBOX_SNDHOST_PROD_IDX_0      0x00005900 /* 64-bit */
1341 #define GRCMBOX_SNDHOST_PROD_IDX_1      0x00005908 /* 64-bit */
1342 #define GRCMBOX_SNDHOST_PROD_IDX_2      0x00005910 /* 64-bit */
1343 #define GRCMBOX_SNDHOST_PROD_IDX_3      0x00005918 /* 64-bit */
1344 #define GRCMBOX_SNDHOST_PROD_IDX_4      0x00005920 /* 64-bit */
1345 #define GRCMBOX_SNDHOST_PROD_IDX_5      0x00005928 /* 64-bit */
1346 #define GRCMBOX_SNDHOST_PROD_IDX_6      0x00005930 /* 64-bit */
1347 #define GRCMBOX_SNDHOST_PROD_IDX_7      0x00005938 /* 64-bit */
1348 #define GRCMBOX_SNDHOST_PROD_IDX_8      0x00005940 /* 64-bit */
1349 #define GRCMBOX_SNDHOST_PROD_IDX_9      0x00005948 /* 64-bit */
1350 #define GRCMBOX_SNDHOST_PROD_IDX_10     0x00005950 /* 64-bit */
1351 #define GRCMBOX_SNDHOST_PROD_IDX_11     0x00005958 /* 64-bit */
1352 #define GRCMBOX_SNDHOST_PROD_IDX_12     0x00005960 /* 64-bit */
1353 #define GRCMBOX_SNDHOST_PROD_IDX_13     0x00005968 /* 64-bit */
1354 #define GRCMBOX_SNDHOST_PROD_IDX_14     0x00005970 /* 64-bit */
1355 #define GRCMBOX_SNDHOST_PROD_IDX_15     0x00005978 /* 64-bit */
1356 #define GRCMBOX_SNDNIC_PROD_IDX_0       0x00005980 /* 64-bit */
1357 #define GRCMBOX_SNDNIC_PROD_IDX_1       0x00005988 /* 64-bit */
1358 #define GRCMBOX_SNDNIC_PROD_IDX_2       0x00005990 /* 64-bit */
1359 #define GRCMBOX_SNDNIC_PROD_IDX_3       0x00005998 /* 64-bit */
1360 #define GRCMBOX_SNDNIC_PROD_IDX_4       0x000059a0 /* 64-bit */
1361 #define GRCMBOX_SNDNIC_PROD_IDX_5       0x000059a8 /* 64-bit */
1362 #define GRCMBOX_SNDNIC_PROD_IDX_6       0x000059b0 /* 64-bit */
1363 #define GRCMBOX_SNDNIC_PROD_IDX_7       0x000059b8 /* 64-bit */
1364 #define GRCMBOX_SNDNIC_PROD_IDX_8       0x000059c0 /* 64-bit */
1365 #define GRCMBOX_SNDNIC_PROD_IDX_9       0x000059c8 /* 64-bit */
1366 #define GRCMBOX_SNDNIC_PROD_IDX_10      0x000059d0 /* 64-bit */
1367 #define GRCMBOX_SNDNIC_PROD_IDX_11      0x000059d8 /* 64-bit */
1368 #define GRCMBOX_SNDNIC_PROD_IDX_12      0x000059e0 /* 64-bit */
1369 #define GRCMBOX_SNDNIC_PROD_IDX_13      0x000059e8 /* 64-bit */
1370 #define GRCMBOX_SNDNIC_PROD_IDX_14      0x000059f0 /* 64-bit */
1371 #define GRCMBOX_SNDNIC_PROD_IDX_15      0x000059f8 /* 64-bit */
1372 #define GRCMBOX_HIGH_PRIO_EV_VECTOR     0x00005a00
1373 #define GRCMBOX_HIGH_PRIO_EV_MASK       0x00005a04
1374 #define GRCMBOX_LOW_PRIO_EV_VEC         0x00005a08
1375 #define GRCMBOX_LOW_PRIO_EV_MASK        0x00005a0c
1376 /* 0x5a10 --> 0x5c00 */
1377
1378 /* Flow Through queues */
1379 #define FTQ_RESET                       0x00005c00
1380 /* 0x5c04 --> 0x5c10 unused */
1381 #define FTQ_DMA_NORM_READ_CTL           0x00005c10
1382 #define FTQ_DMA_NORM_READ_FULL_CNT      0x00005c14
1383 #define FTQ_DMA_NORM_READ_FIFO_ENQDEQ   0x00005c18
1384 #define FTQ_DMA_NORM_READ_WRITE_PEEK    0x00005c1c
1385 #define FTQ_DMA_HIGH_READ_CTL           0x00005c20
1386 #define FTQ_DMA_HIGH_READ_FULL_CNT      0x00005c24
1387 #define FTQ_DMA_HIGH_READ_FIFO_ENQDEQ   0x00005c28
1388 #define FTQ_DMA_HIGH_READ_WRITE_PEEK    0x00005c2c
1389 #define FTQ_DMA_COMP_DISC_CTL           0x00005c30
1390 #define FTQ_DMA_COMP_DISC_FULL_CNT      0x00005c34
1391 #define FTQ_DMA_COMP_DISC_FIFO_ENQDEQ   0x00005c38
1392 #define FTQ_DMA_COMP_DISC_WRITE_PEEK    0x00005c3c
1393 #define FTQ_SEND_BD_COMP_CTL            0x00005c40
1394 #define FTQ_SEND_BD_COMP_FULL_CNT       0x00005c44
1395 #define FTQ_SEND_BD_COMP_FIFO_ENQDEQ    0x00005c48
1396 #define FTQ_SEND_BD_COMP_WRITE_PEEK     0x00005c4c
1397 #define FTQ_SEND_DATA_INIT_CTL          0x00005c50
1398 #define FTQ_SEND_DATA_INIT_FULL_CNT     0x00005c54
1399 #define FTQ_SEND_DATA_INIT_FIFO_ENQDEQ  0x00005c58
1400 #define FTQ_SEND_DATA_INIT_WRITE_PEEK   0x00005c5c
1401 #define FTQ_DMA_NORM_WRITE_CTL          0x00005c60
1402 #define FTQ_DMA_NORM_WRITE_FULL_CNT     0x00005c64
1403 #define FTQ_DMA_NORM_WRITE_FIFO_ENQDEQ  0x00005c68
1404 #define FTQ_DMA_NORM_WRITE_WRITE_PEEK   0x00005c6c
1405 #define FTQ_DMA_HIGH_WRITE_CTL          0x00005c70
1406 #define FTQ_DMA_HIGH_WRITE_FULL_CNT     0x00005c74
1407 #define FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ  0x00005c78
1408 #define FTQ_DMA_HIGH_WRITE_WRITE_PEEK   0x00005c7c
1409 #define FTQ_SWTYPE1_CTL                 0x00005c80
1410 #define FTQ_SWTYPE1_FULL_CNT            0x00005c84
1411 #define FTQ_SWTYPE1_FIFO_ENQDEQ         0x00005c88
1412 #define FTQ_SWTYPE1_WRITE_PEEK          0x00005c8c
1413 #define FTQ_SEND_DATA_COMP_CTL          0x00005c90
1414 #define FTQ_SEND_DATA_COMP_FULL_CNT     0x00005c94
1415 #define FTQ_SEND_DATA_COMP_FIFO_ENQDEQ  0x00005c98
1416 #define FTQ_SEND_DATA_COMP_WRITE_PEEK   0x00005c9c
1417 #define FTQ_HOST_COAL_CTL               0x00005ca0
1418 #define FTQ_HOST_COAL_FULL_CNT          0x00005ca4
1419 #define FTQ_HOST_COAL_FIFO_ENQDEQ       0x00005ca8
1420 #define FTQ_HOST_COAL_WRITE_PEEK        0x00005cac
1421 #define FTQ_MAC_TX_CTL                  0x00005cb0
1422 #define FTQ_MAC_TX_FULL_CNT             0x00005cb4
1423 #define FTQ_MAC_TX_FIFO_ENQDEQ          0x00005cb8
1424 #define FTQ_MAC_TX_WRITE_PEEK           0x00005cbc
1425 #define FTQ_MB_FREE_CTL                 0x00005cc0
1426 #define FTQ_MB_FREE_FULL_CNT            0x00005cc4
1427 #define FTQ_MB_FREE_FIFO_ENQDEQ         0x00005cc8
1428 #define FTQ_MB_FREE_WRITE_PEEK          0x00005ccc
1429 #define FTQ_RCVBD_COMP_CTL              0x00005cd0
1430 #define FTQ_RCVBD_COMP_FULL_CNT         0x00005cd4
1431 #define FTQ_RCVBD_COMP_FIFO_ENQDEQ      0x00005cd8
1432 #define FTQ_RCVBD_COMP_WRITE_PEEK       0x00005cdc
1433 #define FTQ_RCVLST_PLMT_CTL             0x00005ce0
1434 #define FTQ_RCVLST_PLMT_FULL_CNT        0x00005ce4
1435 #define FTQ_RCVLST_PLMT_FIFO_ENQDEQ     0x00005ce8
1436 #define FTQ_RCVLST_PLMT_WRITE_PEEK      0x00005cec
1437 #define FTQ_RCVDATA_INI_CTL             0x00005cf0
1438 #define FTQ_RCVDATA_INI_FULL_CNT        0x00005cf4
1439 #define FTQ_RCVDATA_INI_FIFO_ENQDEQ     0x00005cf8
1440 #define FTQ_RCVDATA_INI_WRITE_PEEK      0x00005cfc
1441 #define FTQ_RCVDATA_COMP_CTL            0x00005d00
1442 #define FTQ_RCVDATA_COMP_FULL_CNT       0x00005d04
1443 #define FTQ_RCVDATA_COMP_FIFO_ENQDEQ    0x00005d08
1444 #define FTQ_RCVDATA_COMP_WRITE_PEEK     0x00005d0c
1445 #define FTQ_SWTYPE2_CTL                 0x00005d10
1446 #define FTQ_SWTYPE2_FULL_CNT            0x00005d14
1447 #define FTQ_SWTYPE2_FIFO_ENQDEQ         0x00005d18
1448 #define FTQ_SWTYPE2_WRITE_PEEK          0x00005d1c
1449 /* 0x5d20 --> 0x6000 unused */
1450
1451 /* Message signaled interrupt registers */
1452 #define MSGINT_MODE                     0x00006000
1453 #define  MSGINT_MODE_RESET               0x00000001
1454 #define  MSGINT_MODE_ENABLE              0x00000002
1455 #define MSGINT_STATUS                   0x00006004
1456 #define MSGINT_FIFO                     0x00006008
1457 /* 0x600c --> 0x6400 unused */
1458
1459 /* DMA completion registers */
1460 #define DMAC_MODE                       0x00006400
1461 #define  DMAC_MODE_RESET                 0x00000001
1462 #define  DMAC_MODE_ENABLE                0x00000002
1463 /* 0x6404 --> 0x6800 unused */
1464
1465 /* GRC registers */
1466 #define GRC_MODE                        0x00006800
1467 #define  GRC_MODE_UPD_ON_COAL           0x00000001
1468 #define  GRC_MODE_BSWAP_NONFRM_DATA     0x00000002
1469 #define  GRC_MODE_WSWAP_NONFRM_DATA     0x00000004
1470 #define  GRC_MODE_BSWAP_DATA            0x00000010
1471 #define  GRC_MODE_WSWAP_DATA            0x00000020
1472 #define  GRC_MODE_SPLITHDR              0x00000100
1473 #define  GRC_MODE_NOFRM_CRACKING        0x00000200
1474 #define  GRC_MODE_INCL_CRC              0x00000400
1475 #define  GRC_MODE_ALLOW_BAD_FRMS        0x00000800
1476 #define  GRC_MODE_NOIRQ_ON_SENDS        0x00002000
1477 #define  GRC_MODE_NOIRQ_ON_RCV          0x00004000
1478 #define  GRC_MODE_FORCE_PCI32BIT        0x00008000
1479 #define  GRC_MODE_HOST_STACKUP          0x00010000
1480 #define  GRC_MODE_HOST_SENDBDS          0x00020000
1481 #define  GRC_MODE_NO_TX_PHDR_CSUM       0x00100000
1482 #define  GRC_MODE_NVRAM_WR_ENABLE       0x00200000
1483 #define  GRC_MODE_NO_RX_PHDR_CSUM       0x00800000
1484 #define  GRC_MODE_IRQ_ON_TX_CPU_ATTN    0x01000000
1485 #define  GRC_MODE_IRQ_ON_RX_CPU_ATTN    0x02000000
1486 #define  GRC_MODE_IRQ_ON_MAC_ATTN       0x04000000
1487 #define  GRC_MODE_IRQ_ON_DMA_ATTN       0x08000000
1488 #define  GRC_MODE_IRQ_ON_FLOW_ATTN      0x10000000
1489 #define  GRC_MODE_4X_NIC_SEND_RINGS     0x20000000
1490 #define  GRC_MODE_MCAST_FRM_ENABLE      0x40000000
1491 #define GRC_MISC_CFG                    0x00006804
1492 #define  GRC_MISC_CFG_CORECLK_RESET     0x00000001
1493 #define  GRC_MISC_CFG_PRESCALAR_MASK    0x000000fe
1494 #define  GRC_MISC_CFG_PRESCALAR_SHIFT   1
1495 #define  GRC_MISC_CFG_BOARD_ID_MASK     0x0001e000
1496 #define  GRC_MISC_CFG_BOARD_ID_5700     0x0001e000
1497 #define  GRC_MISC_CFG_BOARD_ID_5701     0x00000000
1498 #define  GRC_MISC_CFG_BOARD_ID_5702FE   0x00004000
1499 #define  GRC_MISC_CFG_BOARD_ID_5703     0x00000000
1500 #define  GRC_MISC_CFG_BOARD_ID_5703S    0x00002000
1501 #define  GRC_MISC_CFG_BOARD_ID_5704     0x00000000
1502 #define  GRC_MISC_CFG_BOARD_ID_5704CIOBE 0x00004000
1503 #define  GRC_MISC_CFG_BOARD_ID_5704_A2  0x00008000
1504 #define  GRC_MISC_CFG_BOARD_ID_5788     0x00010000
1505 #define  GRC_MISC_CFG_BOARD_ID_5788M    0x00018000
1506 #define  GRC_MISC_CFG_BOARD_ID_AC91002A1 0x00018000
1507 #define  GRC_MISC_CFG_EPHY_IDDQ         0x00200000
1508 #define  GRC_MISC_CFG_KEEP_GPHY_POWER   0x04000000
1509 #define GRC_LOCAL_CTRL                  0x00006808
1510 #define  GRC_LCLCTRL_INT_ACTIVE         0x00000001
1511 #define  GRC_LCLCTRL_CLEARINT           0x00000002
1512 #define  GRC_LCLCTRL_SETINT             0x00000004
1513 #define  GRC_LCLCTRL_INT_ON_ATTN        0x00000008
1514 #define  GRC_LCLCTRL_GPIO_UART_SEL      0x00000010      /* 5755 only */
1515 #define  GRC_LCLCTRL_USE_SIG_DETECT     0x00000010      /* 5714/5780 only */
1516 #define  GRC_LCLCTRL_USE_EXT_SIG_DETECT 0x00000020      /* 5714/5780 only */
1517 #define  GRC_LCLCTRL_GPIO_INPUT3        0x00000020
1518 #define  GRC_LCLCTRL_GPIO_OE3           0x00000040
1519 #define  GRC_LCLCTRL_GPIO_OUTPUT3       0x00000080
1520 #define  GRC_LCLCTRL_GPIO_INPUT0        0x00000100
1521 #define  GRC_LCLCTRL_GPIO_INPUT1        0x00000200
1522 #define  GRC_LCLCTRL_GPIO_INPUT2        0x00000400
1523 #define  GRC_LCLCTRL_GPIO_OE0           0x00000800
1524 #define  GRC_LCLCTRL_GPIO_OE1           0x00001000
1525 #define  GRC_LCLCTRL_GPIO_OE2           0x00002000
1526 #define  GRC_LCLCTRL_GPIO_OUTPUT0       0x00004000
1527 #define  GRC_LCLCTRL_GPIO_OUTPUT1       0x00008000
1528 #define  GRC_LCLCTRL_GPIO_OUTPUT2       0x00010000
1529 #define  GRC_LCLCTRL_EXTMEM_ENABLE      0x00020000
1530 #define  GRC_LCLCTRL_MEMSZ_MASK         0x001c0000
1531 #define  GRC_LCLCTRL_MEMSZ_256K         0x00000000
1532 #define  GRC_LCLCTRL_MEMSZ_512K         0x00040000
1533 #define  GRC_LCLCTRL_MEMSZ_1M           0x00080000
1534 #define  GRC_LCLCTRL_MEMSZ_2M           0x000c0000
1535 #define  GRC_LCLCTRL_MEMSZ_4M           0x00100000
1536 #define  GRC_LCLCTRL_MEMSZ_8M           0x00140000
1537 #define  GRC_LCLCTRL_MEMSZ_16M          0x00180000
1538 #define  GRC_LCLCTRL_BANK_SELECT        0x00200000
1539 #define  GRC_LCLCTRL_SSRAM_TYPE         0x00400000
1540 #define  GRC_LCLCTRL_AUTO_SEEPROM       0x01000000
1541 #define GRC_TIMER                       0x0000680c
1542 #define GRC_RX_CPU_EVENT                0x00006810
1543 #define  GRC_RX_CPU_DRIVER_EVENT        0x00004000
1544 #define GRC_RX_TIMER_REF                0x00006814
1545 #define GRC_RX_CPU_SEM                  0x00006818
1546 #define GRC_REMOTE_RX_CPU_ATTN          0x0000681c
1547 #define GRC_TX_CPU_EVENT                0x00006820
1548 #define GRC_TX_TIMER_REF                0x00006824
1549 #define GRC_TX_CPU_SEM                  0x00006828
1550 #define GRC_REMOTE_TX_CPU_ATTN          0x0000682c
1551 #define GRC_MEM_POWER_UP                0x00006830 /* 64-bit */
1552 #define GRC_EEPROM_ADDR                 0x00006838
1553 #define  EEPROM_ADDR_WRITE              0x00000000
1554 #define  EEPROM_ADDR_READ               0x80000000
1555 #define  EEPROM_ADDR_COMPLETE           0x40000000
1556 #define  EEPROM_ADDR_FSM_RESET          0x20000000
1557 #define  EEPROM_ADDR_DEVID_MASK         0x1c000000
1558 #define  EEPROM_ADDR_DEVID_SHIFT        26
1559 #define  EEPROM_ADDR_START              0x02000000
1560 #define  EEPROM_ADDR_CLKPERD_SHIFT      16
1561 #define  EEPROM_ADDR_ADDR_MASK          0x0000ffff
1562 #define  EEPROM_ADDR_ADDR_SHIFT         0
1563 #define  EEPROM_DEFAULT_CLOCK_PERIOD    0x60
1564 #define  EEPROM_CHIP_SIZE               (64 * 1024)
1565 #define GRC_EEPROM_DATA                 0x0000683c
1566 #define GRC_EEPROM_CTRL                 0x00006840
1567 #define GRC_MDI_CTRL                    0x00006844
1568 #define GRC_SEEPROM_DELAY               0x00006848
1569 /* 0x684c --> 0x6890 unused */
1570 #define GRC_VCPU_EXT_CTRL               0x00006890
1571 #define GRC_VCPU_EXT_CTRL_HALT_CPU       0x00400000
1572 #define GRC_VCPU_EXT_CTRL_DISABLE_WOL    0x20000000
1573 #define GRC_FASTBOOT_PC                 0x00006894      /* 5752, 5755, 5787 */
1574
1575 /* 0x6c00 --> 0x7000 unused */
1576
1577 /* NVRAM Control registers */
1578 #define NVRAM_CMD                       0x00007000
1579 #define  NVRAM_CMD_RESET                 0x00000001
1580 #define  NVRAM_CMD_DONE                  0x00000008
1581 #define  NVRAM_CMD_GO                    0x00000010
1582 #define  NVRAM_CMD_WR                    0x00000020
1583 #define  NVRAM_CMD_RD                    0x00000000
1584 #define  NVRAM_CMD_ERASE                 0x00000040
1585 #define  NVRAM_CMD_FIRST                 0x00000080
1586 #define  NVRAM_CMD_LAST                  0x00000100
1587 #define  NVRAM_CMD_WREN                  0x00010000
1588 #define  NVRAM_CMD_WRDI                  0x00020000
1589 #define NVRAM_STAT                      0x00007004
1590 #define NVRAM_WRDATA                    0x00007008
1591 #define NVRAM_ADDR                      0x0000700c
1592 #define  NVRAM_ADDR_MSK                 0x00ffffff
1593 #define NVRAM_RDDATA                    0x00007010
1594 #define NVRAM_CFG1                      0x00007014
1595 #define  NVRAM_CFG1_FLASHIF_ENAB         0x00000001
1596 #define  NVRAM_CFG1_BUFFERED_MODE        0x00000002
1597 #define  NVRAM_CFG1_PASS_THRU            0x00000004
1598 #define  NVRAM_CFG1_STATUS_BITS          0x00000070
1599 #define  NVRAM_CFG1_BIT_BANG             0x00000008
1600 #define  NVRAM_CFG1_FLASH_SIZE           0x02000000
1601 #define  NVRAM_CFG1_COMPAT_BYPASS        0x80000000
1602 #define  NVRAM_CFG1_VENDOR_MASK          0x03000003
1603 #define  FLASH_VENDOR_ATMEL_EEPROM       0x02000000
1604 #define  FLASH_VENDOR_ATMEL_FLASH_BUFFERED       0x02000003
1605 #define  FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED     0x00000003
1606 #define  FLASH_VENDOR_ST                         0x03000001
1607 #define  FLASH_VENDOR_SAIFUN             0x01000003
1608 #define  FLASH_VENDOR_SST_SMALL          0x00000001
1609 #define  FLASH_VENDOR_SST_LARGE          0x02000001
1610 #define  NVRAM_CFG1_5752VENDOR_MASK      0x03c00003
1611 #define  FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ     0x00000000
1612 #define  FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ    0x02000000
1613 #define  FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED   0x02000003
1614 #define  FLASH_5752VENDOR_ST_M45PE10     0x02400000
1615 #define  FLASH_5752VENDOR_ST_M45PE20     0x02400002
1616 #define  FLASH_5752VENDOR_ST_M45PE40     0x02400001
1617 #define  FLASH_5755VENDOR_ATMEL_FLASH_1  0x03400001
1618 #define  FLASH_5755VENDOR_ATMEL_FLASH_2  0x03400002
1619 #define  FLASH_5755VENDOR_ATMEL_FLASH_3  0x03400000
1620 #define  FLASH_5755VENDOR_ATMEL_FLASH_4  0x00000003
1621 #define  FLASH_5755VENDOR_ATMEL_FLASH_5  0x02000003
1622 #define  FLASH_5755VENDOR_ATMEL_EEPROM_64KHZ     0x03c00003
1623 #define  FLASH_5755VENDOR_ATMEL_EEPROM_376KHZ    0x03c00002
1624 #define  FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ     0x03000003
1625 #define  FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ    0x03000002
1626 #define  FLASH_5787VENDOR_MICRO_EEPROM_64KHZ     0x03000000
1627 #define  FLASH_5787VENDOR_MICRO_EEPROM_376KHZ    0x02000000
1628 #define  FLASH_5761VENDOR_ATMEL_MDB021D  0x00800003
1629 #define  FLASH_5761VENDOR_ATMEL_MDB041D  0x00800000
1630 #define  FLASH_5761VENDOR_ATMEL_MDB081D  0x00800002
1631 #define  FLASH_5761VENDOR_ATMEL_MDB161D  0x00800001
1632 #define  FLASH_5761VENDOR_ATMEL_ADB021D  0x00000003
1633 #define  FLASH_5761VENDOR_ATMEL_ADB041D  0x00000000
1634 #define  FLASH_5761VENDOR_ATMEL_ADB081D  0x00000002
1635 #define  FLASH_5761VENDOR_ATMEL_ADB161D  0x00000001
1636 #define  FLASH_5761VENDOR_ST_M_M45PE20   0x02800001
1637 #define  FLASH_5761VENDOR_ST_M_M45PE40   0x02800000
1638 #define  FLASH_5761VENDOR_ST_M_M45PE80   0x02800002
1639 #define  FLASH_5761VENDOR_ST_M_M45PE16   0x02800003
1640 #define  FLASH_5761VENDOR_ST_A_M45PE20   0x02000001
1641 #define  FLASH_5761VENDOR_ST_A_M45PE40   0x02000000
1642 #define  FLASH_5761VENDOR_ST_A_M45PE80   0x02000002
1643 #define  FLASH_5761VENDOR_ST_A_M45PE16   0x02000003
1644 #define  FLASH_57780VENDOR_ATMEL_AT45DB011D 0x00400000
1645 #define  FLASH_57780VENDOR_ATMEL_AT45DB011B 0x03400000
1646 #define  FLASH_57780VENDOR_ATMEL_AT45DB021D 0x00400002
1647 #define  FLASH_57780VENDOR_ATMEL_AT45DB021B 0x03400002
1648 #define  FLASH_57780VENDOR_ATMEL_AT45DB041D 0x00400001
1649 #define  FLASH_57780VENDOR_ATMEL_AT45DB041B 0x03400001
1650 #define  NVRAM_CFG1_5752PAGE_SIZE_MASK   0x70000000
1651 #define  FLASH_5752PAGE_SIZE_256         0x00000000
1652 #define  FLASH_5752PAGE_SIZE_512         0x10000000
1653 #define  FLASH_5752PAGE_SIZE_1K          0x20000000
1654 #define  FLASH_5752PAGE_SIZE_2K          0x30000000
1655 #define  FLASH_5752PAGE_SIZE_4K          0x40000000
1656 #define  FLASH_5752PAGE_SIZE_264         0x50000000
1657 #define  FLASH_5752PAGE_SIZE_528         0x60000000
1658 #define NVRAM_CFG2                      0x00007018
1659 #define NVRAM_CFG3                      0x0000701c
1660 #define NVRAM_SWARB                     0x00007020
1661 #define  SWARB_REQ_SET0                  0x00000001
1662 #define  SWARB_REQ_SET1                  0x00000002
1663 #define  SWARB_REQ_SET2                  0x00000004
1664 #define  SWARB_REQ_SET3                  0x00000008
1665 #define  SWARB_REQ_CLR0                  0x00000010
1666 #define  SWARB_REQ_CLR1                  0x00000020
1667 #define  SWARB_REQ_CLR2                  0x00000040
1668 #define  SWARB_REQ_CLR3                  0x00000080
1669 #define  SWARB_GNT0                      0x00000100
1670 #define  SWARB_GNT1                      0x00000200
1671 #define  SWARB_GNT2                      0x00000400
1672 #define  SWARB_GNT3                      0x00000800
1673 #define  SWARB_REQ0                      0x00001000
1674 #define  SWARB_REQ1                      0x00002000
1675 #define  SWARB_REQ2                      0x00004000
1676 #define  SWARB_REQ3                      0x00008000
1677 #define NVRAM_ACCESS                    0x00007024
1678 #define  ACCESS_ENABLE                   0x00000001
1679 #define  ACCESS_WR_ENABLE                0x00000002
1680 #define NVRAM_WRITE1                    0x00007028
1681 /* 0x702c unused */
1682
1683 #define NVRAM_ADDR_LOCKOUT              0x00007030
1684 /* 0x7034 --> 0x7500 unused */
1685
1686 #define OTP_MODE                        0x00007500
1687 #define OTP_MODE_OTP_THRU_GRC            0x00000001
1688 #define OTP_CTRL                        0x00007504
1689 #define OTP_CTRL_OTP_PROG_ENABLE         0x00200000
1690 #define OTP_CTRL_OTP_CMD_READ            0x00000000
1691 #define OTP_CTRL_OTP_CMD_INIT            0x00000008
1692 #define OTP_CTRL_OTP_CMD_START           0x00000001
1693 #define OTP_STATUS                      0x00007508
1694 #define OTP_STATUS_CMD_DONE              0x00000001
1695 #define OTP_ADDRESS                     0x0000750c
1696 #define OTP_ADDRESS_MAGIC1               0x000000a0
1697 #define OTP_ADDRESS_MAGIC2               0x00000080
1698 /* 0x7510 unused */
1699
1700 #define OTP_READ_DATA                   0x00007514
1701 /* 0x7518 --> 0x7c04 unused */
1702
1703 #define PCIE_TRANSACTION_CFG            0x00007c04
1704 #define PCIE_TRANS_CFG_1SHOT_MSI         0x20000000
1705 #define PCIE_TRANS_CFG_LOM               0x00000020
1706 /* 0x7c08 --> 0x7d28 unused */
1707
1708 #define PCIE_PWR_MGMT_THRESH            0x00007d28
1709 #define PCIE_PWR_MGMT_L1_THRESH_MSK      0x0000ff00
1710 #define PCIE_PWR_MGMT_L1_THRESH_4MS      0x0000ff00
1711 #define PCIE_PWR_MGMT_EXT_ASPM_TMR_EN    0x01000000
1712 /* 0x7d2c --> 0x7d54 unused */
1713
1714 #define TG3_PCIE_LNKCTL                 0x00007d54
1715 #define  TG3_PCIE_LNKCTL_L1_PLL_PD_EN    0x00000008
1716 #define  TG3_PCIE_LNKCTL_L1_PLL_PD_DIS   0x00000080
1717 /* 0x7d58 --> 0x7e70 unused */
1718
1719 #define TG3_PCIE_EIDLE_DELAY            0x00007e70
1720 #define  TG3_PCIE_EIDLE_DELAY_MASK       0x0000001f
1721 #define  TG3_PCIE_EIDLE_DELAY_13_CLKS    0x0000000c
1722 /* 0x7e74 --> 0x8000 unused */
1723
1724
1725 /* OTP bit definitions */
1726 #define TG3_OTP_AGCTGT_MASK             0x000000e0
1727 #define TG3_OTP_AGCTGT_SHIFT            1
1728 #define TG3_OTP_HPFFLTR_MASK            0x00000300
1729 #define TG3_OTP_HPFFLTR_SHIFT           1
1730 #define TG3_OTP_HPFOVER_MASK            0x00000400
1731 #define TG3_OTP_HPFOVER_SHIFT           1
1732 #define TG3_OTP_LPFDIS_MASK             0x00000800
1733 #define TG3_OTP_LPFDIS_SHIFT            11
1734 #define TG3_OTP_VDAC_MASK               0xff000000
1735 #define TG3_OTP_VDAC_SHIFT              24
1736 #define TG3_OTP_10BTAMP_MASK            0x0000f000
1737 #define TG3_OTP_10BTAMP_SHIFT           8
1738 #define TG3_OTP_ROFF_MASK               0x00e00000
1739 #define TG3_OTP_ROFF_SHIFT              11
1740 #define TG3_OTP_RCOFF_MASK              0x001c0000
1741 #define TG3_OTP_RCOFF_SHIFT             16
1742
1743 #define TG3_OTP_DEFAULT                 0x286c1640
1744
1745 /* Hardware Selfboot NVRAM layout */
1746 #define TG3_NVM_HWSB_CFG1               0x00000004
1747 #define  TG3_NVM_HWSB_CFG1_MAJMSK       0xf8000000
1748 #define  TG3_NVM_HWSB_CFG1_MAJSFT       27
1749 #define  TG3_NVM_HWSB_CFG1_MINMSK       0x07c00000
1750 #define  TG3_NVM_HWSB_CFG1_MINSFT       22
1751
1752 #define TG3_EEPROM_MAGIC                0x669955aa
1753 #define TG3_EEPROM_MAGIC_FW             0xa5000000
1754 #define TG3_EEPROM_MAGIC_FW_MSK         0xff000000
1755 #define TG3_EEPROM_SB_FORMAT_MASK       0x00e00000
1756 #define TG3_EEPROM_SB_FORMAT_1          0x00200000
1757 #define TG3_EEPROM_SB_REVISION_MASK     0x001f0000
1758 #define TG3_EEPROM_SB_REVISION_0        0x00000000
1759 #define TG3_EEPROM_SB_REVISION_2        0x00020000
1760 #define TG3_EEPROM_SB_REVISION_3        0x00030000
1761 #define TG3_EEPROM_MAGIC_HW             0xabcd
1762 #define TG3_EEPROM_MAGIC_HW_MSK         0xffff
1763
1764 #define TG3_NVM_DIR_START               0x18
1765 #define TG3_NVM_DIR_END                 0x78
1766 #define TG3_NVM_DIRENT_SIZE             0xc
1767 #define TG3_NVM_DIRTYPE_SHIFT           24
1768 #define TG3_NVM_DIRTYPE_ASFINI          1
1769 #define TG3_NVM_PTREV_BCVER             0x94
1770 #define TG3_NVM_BCVER_MAJMSK            0x0000ff00
1771 #define TG3_NVM_BCVER_MAJSFT            8
1772 #define TG3_NVM_BCVER_MINMSK            0x000000ff
1773
1774 #define TG3_EEPROM_SB_F1R0_EDH_OFF      0x10
1775 #define TG3_EEPROM_SB_F1R2_EDH_OFF      0x14
1776 #define TG3_EEPROM_SB_F1R2_MBA_OFF      0x10
1777 #define TG3_EEPROM_SB_F1R3_EDH_OFF      0x18
1778 #define TG3_EEPROM_SB_EDH_MAJ_MASK      0x00000700
1779 #define TG3_EEPROM_SB_EDH_MAJ_SHFT      8
1780 #define TG3_EEPROM_SB_EDH_MIN_MASK      0x000000ff
1781 #define TG3_EEPROM_SB_EDH_BLD_MASK      0x0000f800
1782 #define TG3_EEPROM_SB_EDH_BLD_SHFT      11
1783
1784
1785 /* 32K Window into NIC internal memory */
1786 #define NIC_SRAM_WIN_BASE               0x00008000
1787
1788 /* Offsets into first 32k of NIC internal memory. */
1789 #define NIC_SRAM_PAGE_ZERO              0x00000000
1790 #define NIC_SRAM_SEND_RCB               0x00000100 /* 16 * TG3_BDINFO_... */
1791 #define NIC_SRAM_RCV_RET_RCB            0x00000200 /* 16 * TG3_BDINFO_... */
1792 #define NIC_SRAM_STATS_BLK              0x00000300
1793 #define NIC_SRAM_STATUS_BLK             0x00000b00
1794
1795 #define NIC_SRAM_FIRMWARE_MBOX          0x00000b50
1796 #define  NIC_SRAM_FIRMWARE_MBOX_MAGIC1   0x4B657654
1797 #define  NIC_SRAM_FIRMWARE_MBOX_MAGIC2   0x4861764b /* !dma on linkchg */
1798
1799 #define NIC_SRAM_DATA_SIG               0x00000b54
1800 #define  NIC_SRAM_DATA_SIG_MAGIC         0x4b657654 /* ascii for 'KevT' */
1801
1802 #define NIC_SRAM_DATA_CFG                       0x00000b58
1803 #define  NIC_SRAM_DATA_CFG_LED_MODE_MASK         0x0000000c
1804 #define  NIC_SRAM_DATA_CFG_LED_MODE_MAC          0x00000000
1805 #define  NIC_SRAM_DATA_CFG_LED_MODE_PHY_1        0x00000004
1806 #define  NIC_SRAM_DATA_CFG_LED_MODE_PHY_2        0x00000008
1807 #define  NIC_SRAM_DATA_CFG_PHY_TYPE_MASK         0x00000030
1808 #define  NIC_SRAM_DATA_CFG_PHY_TYPE_UNKNOWN      0x00000000
1809 #define  NIC_SRAM_DATA_CFG_PHY_TYPE_COPPER       0x00000010
1810 #define  NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER        0x00000020
1811 #define  NIC_SRAM_DATA_CFG_WOL_ENABLE            0x00000040
1812 #define  NIC_SRAM_DATA_CFG_ASF_ENABLE            0x00000080
1813 #define  NIC_SRAM_DATA_CFG_EEPROM_WP             0x00000100
1814 #define  NIC_SRAM_DATA_CFG_MINI_PCI              0x00001000
1815 #define  NIC_SRAM_DATA_CFG_FIBER_WOL             0x00004000
1816 #define  NIC_SRAM_DATA_CFG_NO_GPIO2              0x00100000
1817 #define  NIC_SRAM_DATA_CFG_APE_ENABLE            0x00200000
1818
1819 #define NIC_SRAM_DATA_VER                       0x00000b5c
1820 #define  NIC_SRAM_DATA_VER_SHIFT                 16
1821
1822 #define NIC_SRAM_DATA_PHY_ID            0x00000b74
1823 #define  NIC_SRAM_DATA_PHY_ID1_MASK      0xffff0000
1824 #define  NIC_SRAM_DATA_PHY_ID2_MASK      0x0000ffff
1825
1826 #define NIC_SRAM_FW_CMD_MBOX            0x00000b78
1827 #define  FWCMD_NICDRV_ALIVE              0x00000001
1828 #define  FWCMD_NICDRV_PAUSE_FW           0x00000002
1829 #define  FWCMD_NICDRV_IPV4ADDR_CHG       0x00000003
1830 #define  FWCMD_NICDRV_IPV6ADDR_CHG       0x00000004
1831 #define  FWCMD_NICDRV_FIX_DMAR           0x00000005
1832 #define  FWCMD_NICDRV_FIX_DMAW           0x00000006
1833 #define  FWCMD_NICDRV_LINK_UPDATE        0x0000000c
1834 #define  FWCMD_NICDRV_ALIVE2             0x0000000d
1835 #define  FWCMD_NICDRV_ALIVE3             0x0000000e
1836 #define NIC_SRAM_FW_CMD_LEN_MBOX        0x00000b7c
1837 #define NIC_SRAM_FW_CMD_DATA_MBOX       0x00000b80
1838 #define NIC_SRAM_FW_ASF_STATUS_MBOX     0x00000c00
1839 #define NIC_SRAM_FW_DRV_STATE_MBOX      0x00000c04
1840 #define  DRV_STATE_START                 0x00000001
1841 #define  DRV_STATE_START_DONE            0x80000001
1842 #define  DRV_STATE_UNLOAD                0x00000002
1843 #define  DRV_STATE_UNLOAD_DONE           0x80000002
1844 #define  DRV_STATE_WOL                   0x00000003
1845 #define  DRV_STATE_SUSPEND               0x00000004
1846
1847 #define NIC_SRAM_FW_RESET_TYPE_MBOX     0x00000c08
1848
1849 #define NIC_SRAM_MAC_ADDR_HIGH_MBOX     0x00000c14
1850 #define NIC_SRAM_MAC_ADDR_LOW_MBOX      0x00000c18
1851
1852 #define NIC_SRAM_WOL_MBOX               0x00000d30
1853 #define  WOL_SIGNATURE                   0x474c0000
1854 #define  WOL_DRV_STATE_SHUTDOWN          0x00000001
1855 #define  WOL_DRV_WOL                     0x00000002
1856 #define  WOL_SET_MAGIC_PKT               0x00000004
1857
1858 #define NIC_SRAM_DATA_CFG_2             0x00000d38
1859
1860 #define  NIC_SRAM_DATA_CFG_2_APD_EN      0x00000400
1861 #define  SHASTA_EXT_LED_MODE_MASK        0x00018000
1862 #define  SHASTA_EXT_LED_LEGACY           0x00000000
1863 #define  SHASTA_EXT_LED_SHARED           0x00008000
1864 #define  SHASTA_EXT_LED_MAC              0x00010000
1865 #define  SHASTA_EXT_LED_COMBO            0x00018000
1866
1867 #define NIC_SRAM_DATA_CFG_3             0x00000d3c
1868 #define  NIC_SRAM_ASPM_DEBOUNCE          0x00000002
1869
1870 #define NIC_SRAM_DATA_CFG_4             0x00000d60
1871 #define  NIC_SRAM_GMII_MODE              0x00000002
1872 #define  NIC_SRAM_RGMII_STD_IBND_DISABLE 0x00000004
1873 #define  NIC_SRAM_RGMII_EXT_IBND_RX_EN   0x00000008
1874 #define  NIC_SRAM_RGMII_EXT_IBND_TX_EN   0x00000010
1875
1876 #define NIC_SRAM_RX_MINI_BUFFER_DESC    0x00001000
1877
1878 #define NIC_SRAM_DMA_DESC_POOL_BASE     0x00002000
1879 #define  NIC_SRAM_DMA_DESC_POOL_SIZE     0x00002000
1880 #define NIC_SRAM_TX_BUFFER_DESC         0x00004000 /* 512 entries */
1881 #define NIC_SRAM_RX_BUFFER_DESC         0x00006000 /* 256 entries */
1882 #define NIC_SRAM_RX_JUMBO_BUFFER_DESC   0x00007000 /* 256 entries */
1883 #define NIC_SRAM_MBUF_POOL_BASE         0x00008000
1884 #define  NIC_SRAM_MBUF_POOL_SIZE96       0x00018000
1885 #define  NIC_SRAM_MBUF_POOL_SIZE64       0x00010000
1886 #define  NIC_SRAM_MBUF_POOL_BASE5705    0x00010000
1887 #define  NIC_SRAM_MBUF_POOL_SIZE5705    0x0000e000
1888
1889 /* Currently this is fixed. */
1890 #define PHY_ADDR                0x01
1891
1892 /* Tigon3 specific PHY MII registers. */
1893 #define  TG3_BMCR_SPEED1000             0x0040
1894
1895 #define MII_TG3_CTRL                    0x09 /* 1000-baseT control register */
1896 #define  MII_TG3_CTRL_ADV_1000_HALF     0x0100
1897 #define  MII_TG3_CTRL_ADV_1000_FULL     0x0200
1898 #define  MII_TG3_CTRL_AS_MASTER         0x0800
1899 #define  MII_TG3_CTRL_ENABLE_AS_MASTER  0x1000
1900
1901 #define MII_TG3_EXT_CTRL                0x10 /* Extended control register */
1902 #define  MII_TG3_EXT_CTRL_FIFO_ELASTIC  0x0001
1903 #define  MII_TG3_EXT_CTRL_LNK3_LED_MODE 0x0002
1904 #define  MII_TG3_EXT_CTRL_FORCE_LED_OFF 0x0008
1905 #define  MII_TG3_EXT_CTRL_TBI           0x8000
1906
1907 #define MII_TG3_EXT_STAT                0x11 /* Extended status register */
1908 #define  MII_TG3_EXT_STAT_LPASS         0x0100
1909
1910 #define MII_TG3_DSP_RW_PORT             0x15 /* DSP coefficient read/write port */
1911
1912 #define MII_TG3_EPHY_PTEST              0x17 /* 5906 PHY register */
1913 #define MII_TG3_DSP_ADDRESS             0x17 /* DSP address register */
1914
1915 #define MII_TG3_DSP_TAP1                0x0001
1916 #define  MII_TG3_DSP_TAP1_AGCTGT_DFLT   0x0007
1917 #define MII_TG3_DSP_AADJ1CH0            0x001f
1918 #define MII_TG3_DSP_AADJ1CH3            0x601f
1919 #define  MII_TG3_DSP_AADJ1CH3_ADCCKADJ  0x0002
1920 #define MII_TG3_DSP_EXP8                0x0708
1921 #define  MII_TG3_DSP_EXP8_REJ2MHz       0x0001
1922 #define  MII_TG3_DSP_EXP8_AEDW          0x0200
1923 #define MII_TG3_DSP_EXP75               0x0f75
1924 #define MII_TG3_DSP_EXP96               0x0f96
1925 #define MII_TG3_DSP_EXP97               0x0f97
1926
1927 #define MII_TG3_AUX_CTRL                0x18 /* auxilliary control register */
1928
1929 #define MII_TG3_AUXCTL_PCTL_100TX_LPWR  0x0010
1930 #define MII_TG3_AUXCTL_PCTL_SPR_ISOLATE 0x0020
1931 #define MII_TG3_AUXCTL_PCTL_VREG_11V    0x0180
1932 #define MII_TG3_AUXCTL_SHDWSEL_PWRCTL   0x0002
1933
1934 #define MII_TG3_AUXCTL_MISC_WREN        0x8000
1935 #define MII_TG3_AUXCTL_MISC_FORCE_AMDIX 0x0200
1936 #define MII_TG3_AUXCTL_MISC_RDSEL_MISC  0x7000
1937 #define MII_TG3_AUXCTL_SHDWSEL_MISC     0x0007
1938
1939 #define MII_TG3_AUXCTL_ACTL_SMDSP_ENA   0x0800
1940 #define MII_TG3_AUXCTL_ACTL_TX_6DB      0x0400
1941 #define MII_TG3_AUXCTL_SHDWSEL_AUXCTL   0x0000
1942
1943 #define MII_TG3_AUX_STAT                0x19 /* auxilliary status register */
1944 #define MII_TG3_AUX_STAT_LPASS          0x0004
1945 #define MII_TG3_AUX_STAT_SPDMASK        0x0700
1946 #define MII_TG3_AUX_STAT_10HALF         0x0100
1947 #define MII_TG3_AUX_STAT_10FULL         0x0200
1948 #define MII_TG3_AUX_STAT_100HALF        0x0300
1949 #define MII_TG3_AUX_STAT_100_4          0x0400
1950 #define MII_TG3_AUX_STAT_100FULL        0x0500
1951 #define MII_TG3_AUX_STAT_1000HALF       0x0600
1952 #define MII_TG3_AUX_STAT_1000FULL       0x0700
1953 #define MII_TG3_AUX_STAT_100            0x0008
1954 #define MII_TG3_AUX_STAT_FULL           0x0001
1955
1956 #define MII_TG3_ISTAT                   0x1a /* IRQ status register */
1957 #define MII_TG3_IMASK                   0x1b /* IRQ mask register */
1958
1959 /* ISTAT/IMASK event bits */
1960 #define MII_TG3_INT_LINKCHG             0x0002
1961 #define MII_TG3_INT_SPEEDCHG            0x0004
1962 #define MII_TG3_INT_DUPLEXCHG           0x0008
1963 #define MII_TG3_INT_ANEG_PAGE_RX        0x0400
1964
1965 #define MII_TG3_MISC_SHDW               0x1c
1966 #define MII_TG3_MISC_SHDW_WREN          0x8000
1967
1968 #define MII_TG3_MISC_SHDW_APD_WKTM_84MS 0x0001
1969 #define MII_TG3_MISC_SHDW_APD_ENABLE    0x0020
1970 #define MII_TG3_MISC_SHDW_APD_SEL       0x2800
1971
1972 #define MII_TG3_MISC_SHDW_SCR5_C125OE   0x0001
1973 #define MII_TG3_MISC_SHDW_SCR5_DLLAPD   0x0002
1974 #define MII_TG3_MISC_SHDW_SCR5_SDTL     0x0004
1975 #define MII_TG3_MISC_SHDW_SCR5_DLPTLM   0x0008
1976 #define MII_TG3_MISC_SHDW_SCR5_LPED     0x0010
1977 #define MII_TG3_MISC_SHDW_SCR5_SEL      0x1400
1978
1979
1980 #define MII_TG3_EPHY_TEST               0x1f /* 5906 PHY register */
1981 #define MII_TG3_EPHY_SHADOW_EN          0x80
1982
1983 #define MII_TG3_EPHYTST_MISCCTRL        0x10 /* 5906 EPHY misc ctrl shadow register */
1984 #define MII_TG3_EPHYTST_MISCCTRL_MDIX   0x4000
1985
1986 #define MII_TG3_TEST1                   0x1e
1987 #define MII_TG3_TEST1_TRIM_EN           0x0010
1988 #define MII_TG3_TEST1_CRC_EN            0x8000
1989
1990 /* APE registers.  Accessible through BAR1 */
1991 #define TG3_APE_EVENT                   0x000c
1992 #define  APE_EVENT_1                     0x00000001
1993 #define TG3_APE_LOCK_REQ                0x002c
1994 #define  APE_LOCK_REQ_DRIVER             0x00001000
1995 #define TG3_APE_LOCK_GRANT              0x004c
1996 #define  APE_LOCK_GRANT_DRIVER           0x00001000
1997 #define TG3_APE_SEG_SIG                 0x4000
1998 #define  APE_SEG_SIG_MAGIC               0x41504521
1999
2000 /* APE shared memory.  Accessible through BAR1 */
2001 #define TG3_APE_FW_STATUS               0x400c
2002 #define  APE_FW_STATUS_READY             0x00000100
2003 #define TG3_APE_FW_VERSION              0x4018
2004 #define  APE_FW_VERSION_MAJMSK           0xff000000
2005 #define  APE_FW_VERSION_MAJSFT           24
2006 #define  APE_FW_VERSION_MINMSK           0x00ff0000
2007 #define  APE_FW_VERSION_MINSFT           16
2008 #define  APE_FW_VERSION_REVMSK           0x0000ff00
2009 #define  APE_FW_VERSION_REVSFT           8
2010 #define  APE_FW_VERSION_BLDMSK           0x000000ff
2011 #define TG3_APE_HOST_SEG_SIG            0x4200
2012 #define  APE_HOST_SEG_SIG_MAGIC          0x484f5354
2013 #define TG3_APE_HOST_SEG_LEN            0x4204
2014 #define  APE_HOST_SEG_LEN_MAGIC          0x0000001c
2015 #define TG3_APE_HOST_INIT_COUNT         0x4208
2016 #define TG3_APE_HOST_DRIVER_ID          0x420c
2017 #define  APE_HOST_DRIVER_ID_MAGIC        0xf0035100
2018 #define TG3_APE_HOST_BEHAVIOR           0x4210
2019 #define  APE_HOST_BEHAV_NO_PHYLOCK       0x00000001
2020 #define TG3_APE_HOST_HEARTBEAT_INT_MS   0x4214
2021 #define  APE_HOST_HEARTBEAT_INT_DISABLE  0
2022 #define  APE_HOST_HEARTBEAT_INT_5SEC     5000
2023 #define TG3_APE_HOST_HEARTBEAT_COUNT    0x4218
2024
2025 #define TG3_APE_EVENT_STATUS            0x4300
2026
2027 #define  APE_EVENT_STATUS_DRIVER_EVNT    0x00000010
2028 #define  APE_EVENT_STATUS_STATE_CHNGE    0x00000500
2029 #define  APE_EVENT_STATUS_STATE_START    0x00010000
2030 #define  APE_EVENT_STATUS_STATE_UNLOAD   0x00020000
2031 #define  APE_EVENT_STATUS_STATE_WOL      0x00030000
2032 #define  APE_EVENT_STATUS_STATE_SUSPEND  0x00040000
2033 #define  APE_EVENT_STATUS_EVENT_PENDING  0x80000000
2034
2035 /* APE convenience enumerations. */
2036 #define TG3_APE_LOCK_GRC                1
2037 #define TG3_APE_LOCK_MEM                4
2038
2039 #define TG3_EEPROM_SB_F1R2_MBA_OFF      0x10
2040
2041
2042 /* There are two ways to manage the TX descriptors on the tigon3.
2043  * Either the descriptors are in host DMA'able memory, or they
2044  * exist only in the cards on-chip SRAM.  All 16 send bds are under
2045  * the same mode, they may not be configured individually.
2046  *
2047  * This driver always uses host memory TX descriptors.
2048  *
2049  * To use host memory TX descriptors:
2050  *      1) Set GRC_MODE_HOST_SENDBDS in GRC_MODE register.
2051  *         Make sure GRC_MODE_4X_NIC_SEND_RINGS is clear.
2052  *      2) Allocate DMA'able memory.
2053  *      3) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2054  *         a) Set TG3_BDINFO_HOST_ADDR to DMA address of memory
2055  *            obtained in step 2
2056  *         b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC.
2057  *         c) Set len field of TG3_BDINFO_MAXLEN_FLAGS to number
2058  *            of TX descriptors.  Leave flags field clear.
2059  *      4) Access TX descriptors via host memory.  The chip
2060  *         will refetch into local SRAM as needed when producer
2061  *         index mailboxes are updated.
2062  *
2063  * To use on-chip TX descriptors:
2064  *      1) Set GRC_MODE_4X_NIC_SEND_RINGS in GRC_MODE register.
2065  *         Make sure GRC_MODE_HOST_SENDBDS is clear.
2066  *      2) In NIC_SRAM_SEND_RCB (of desired index) of on-chip SRAM:
2067  *         a) Set TG3_BDINFO_HOST_ADDR to zero.
2068  *         b) Set TG3_BDINFO_NIC_ADDR to NIC_SRAM_TX_BUFFER_DESC
2069  *         c) TG3_BDINFO_MAXLEN_FLAGS is don't care.
2070  *      3) Access TX descriptors directly in on-chip SRAM
2071  *         using normal {read,write}l().  (and not using
2072  *         pointer dereferencing of ioremap()'d memory like
2073  *         the broken Broadcom driver does)
2074  *
2075  * Note that BDINFO_FLAGS_DISABLED should be set in the flags field of
2076  * TG3_BDINFO_MAXLEN_FLAGS of all unused SEND_RCB indices.
2077  */
2078 struct tg3_tx_buffer_desc {
2079         u32                             addr_hi;
2080         u32                             addr_lo;
2081
2082         u32                             len_flags;
2083 #define TXD_FLAG_TCPUDP_CSUM            0x0001
2084 #define TXD_FLAG_IP_CSUM                0x0002
2085 #define TXD_FLAG_END                    0x0004
2086 #define TXD_FLAG_IP_FRAG                0x0008
2087 #define TXD_FLAG_IP_FRAG_END            0x0010
2088 #define TXD_FLAG_VLAN                   0x0040
2089 #define TXD_FLAG_COAL_NOW               0x0080
2090 #define TXD_FLAG_CPU_PRE_DMA            0x0100
2091 #define TXD_FLAG_CPU_POST_DMA           0x0200
2092 #define TXD_FLAG_ADD_SRC_ADDR           0x1000
2093 #define TXD_FLAG_CHOOSE_SRC_ADDR        0x6000
2094 #define TXD_FLAG_NO_CRC                 0x8000
2095 #define TXD_LEN_SHIFT                   16
2096
2097         u32                             vlan_tag;
2098 #define TXD_VLAN_TAG_SHIFT              0
2099 #define TXD_MSS_SHIFT                   16
2100 };
2101
2102 #define TXD_ADDR                        0x00UL /* 64-bit */
2103 #define TXD_LEN_FLAGS                   0x08UL /* 32-bit (upper 16-bits are len) */
2104 #define TXD_VLAN_TAG                    0x0cUL /* 32-bit (upper 16-bits are tag) */
2105 #define TXD_SIZE                        0x10UL
2106
2107 struct tg3_rx_buffer_desc {
2108         u32                             addr_hi;
2109         u32                             addr_lo;
2110
2111         u32                             idx_len;
2112 #define RXD_IDX_MASK    0xffff0000
2113 #define RXD_IDX_SHIFT   16
2114 #define RXD_LEN_MASK    0x0000ffff
2115 #define RXD_LEN_SHIFT   0
2116
2117         u32                             type_flags;
2118 #define RXD_TYPE_SHIFT  16
2119 #define RXD_FLAGS_SHIFT 0
2120
2121 #define RXD_FLAG_END                    0x0004
2122 #define RXD_FLAG_MINI                   0x0800
2123 #define RXD_FLAG_JUMBO                  0x0020
2124 #define RXD_FLAG_VLAN                   0x0040
2125 #define RXD_FLAG_ERROR                  0x0400
2126 #define RXD_FLAG_IP_CSUM                0x1000
2127 #define RXD_FLAG_TCPUDP_CSUM            0x2000
2128 #define RXD_FLAG_IS_TCP                 0x4000
2129
2130         u32                             ip_tcp_csum;
2131 #define RXD_IPCSUM_MASK         0xffff0000
2132 #define RXD_IPCSUM_SHIFT        16
2133 #define RXD_TCPCSUM_MASK        0x0000ffff
2134 #define RXD_TCPCSUM_SHIFT       0
2135
2136         u32                             err_vlan;
2137
2138 #define RXD_VLAN_MASK                   0x0000ffff
2139
2140 #define RXD_ERR_BAD_CRC                 0x00010000
2141 #define RXD_ERR_COLLISION               0x00020000
2142 #define RXD_ERR_LINK_LOST               0x00040000
2143 #define RXD_ERR_PHY_DECODE              0x00080000
2144 #define RXD_ERR_ODD_NIBBLE_RCVD_MII     0x00100000
2145 #define RXD_ERR_MAC_ABRT                0x00200000
2146 #define RXD_ERR_TOO_SMALL               0x00400000
2147 #define RXD_ERR_NO_RESOURCES            0x00800000
2148 #define RXD_ERR_HUGE_FRAME              0x01000000
2149 #define RXD_ERR_MASK                    0xffff0000
2150
2151         u32                             reserved;
2152         u32                             opaque;
2153 #define RXD_OPAQUE_INDEX_MASK           0x0000ffff
2154 #define RXD_OPAQUE_INDEX_SHIFT          0
2155 #define RXD_OPAQUE_RING_STD             0x00010000
2156 #define RXD_OPAQUE_RING_JUMBO           0x00020000
2157 #define RXD_OPAQUE_RING_MINI            0x00040000
2158 #define RXD_OPAQUE_RING_MASK            0x00070000
2159 };
2160
2161 struct tg3_ext_rx_buffer_desc {
2162         struct {
2163                 u32                     addr_hi;
2164                 u32                     addr_lo;
2165         }                               addrlist[3];
2166         u32                             len2_len1;
2167         u32                             resv_len3;
2168         struct tg3_rx_buffer_desc       std;
2169 };
2170
2171 /* We only use this when testing out the DMA engine
2172  * at probe time.  This is the internal format of buffer
2173  * descriptors used by the chip at NIC_SRAM_DMA_DESCS.
2174  */
2175 struct tg3_internal_buffer_desc {
2176         u32                             addr_hi;
2177         u32                             addr_lo;
2178         u32                             nic_mbuf;
2179         /* XXX FIX THIS */
2180 #ifdef __BIG_ENDIAN
2181         u16                             cqid_sqid;
2182         u16                             len;
2183 #else
2184         u16                             len;
2185         u16                             cqid_sqid;
2186 #endif
2187         u32                             flags;
2188         u32                             __cookie1;
2189         u32                             __cookie2;
2190         u32                             __cookie3;
2191 };
2192
2193 #define TG3_HW_STATUS_SIZE              0x50
2194 struct tg3_hw_status {
2195         u32                             status;
2196 #define SD_STATUS_UPDATED               0x00000001
2197 #define SD_STATUS_LINK_CHG              0x00000002
2198 #define SD_STATUS_ERROR                 0x00000004
2199
2200         u32                             status_tag;
2201
2202 #ifdef __BIG_ENDIAN
2203         u16                             rx_consumer;
2204         u16                             rx_jumbo_consumer;
2205 #else
2206         u16                             rx_jumbo_consumer;
2207         u16                             rx_consumer;
2208 #endif
2209
2210 #ifdef __BIG_ENDIAN
2211         u16                             reserved;
2212         u16                             rx_mini_consumer;
2213 #else
2214         u16                             rx_mini_consumer;
2215         u16                             reserved;
2216 #endif
2217         struct {
2218 #ifdef __BIG_ENDIAN
2219                 u16                     tx_consumer;
2220                 u16                     rx_producer;
2221 #else
2222                 u16                     rx_producer;
2223                 u16                     tx_consumer;
2224 #endif
2225         }                               idx[16];
2226 };
2227
2228 typedef struct {
2229         u32 high, low;
2230 } tg3_stat64_t;
2231
2232 struct tg3_hw_stats {
2233         u8                              __reserved0[0x400-0x300];
2234
2235         /* Statistics maintained by Receive MAC. */
2236         tg3_stat64_t                    rx_octets;
2237         u64                             __reserved1;
2238         tg3_stat64_t                    rx_fragments;
2239         tg3_stat64_t                    rx_ucast_packets;
2240         tg3_stat64_t                    rx_mcast_packets;
2241         tg3_stat64_t                    rx_bcast_packets;
2242         tg3_stat64_t                    rx_fcs_errors;
2243         tg3_stat64_t                    rx_align_errors;
2244         tg3_stat64_t                    rx_xon_pause_rcvd;
2245         tg3_stat64_t                    rx_xoff_pause_rcvd;
2246         tg3_stat64_t                    rx_mac_ctrl_rcvd;
2247         tg3_stat64_t                    rx_xoff_entered;
2248         tg3_stat64_t                    rx_frame_too_long_errors;
2249         tg3_stat64_t                    rx_jabbers;
2250         tg3_stat64_t                    rx_undersize_packets;
2251         tg3_stat64_t                    rx_in_length_errors;
2252         tg3_stat64_t                    rx_out_length_errors;
2253         tg3_stat64_t                    rx_64_or_less_octet_packets;
2254         tg3_stat64_t                    rx_65_to_127_octet_packets;
2255         tg3_stat64_t                    rx_128_to_255_octet_packets;
2256         tg3_stat64_t                    rx_256_to_511_octet_packets;
2257         tg3_stat64_t                    rx_512_to_1023_octet_packets;
2258         tg3_stat64_t                    rx_1024_to_1522_octet_packets;
2259         tg3_stat64_t                    rx_1523_to_2047_octet_packets;
2260         tg3_stat64_t                    rx_2048_to_4095_octet_packets;
2261         tg3_stat64_t                    rx_4096_to_8191_octet_packets;
2262         tg3_stat64_t                    rx_8192_to_9022_octet_packets;
2263
2264         u64                             __unused0[37];
2265
2266         /* Statistics maintained by Transmit MAC. */
2267         tg3_stat64_t                    tx_octets;
2268         u64                             __reserved2;
2269         tg3_stat64_t                    tx_collisions;
2270         tg3_stat64_t                    tx_xon_sent;
2271         tg3_stat64_t                    tx_xoff_sent;
2272         tg3_stat64_t                    tx_flow_control;
2273         tg3_stat64_t                    tx_mac_errors;
2274         tg3_stat64_t                    tx_single_collisions;
2275         tg3_stat64_t                    tx_mult_collisions;
2276         tg3_stat64_t                    tx_deferred;
2277         u64                             __reserved3;
2278         tg3_stat64_t                    tx_excessive_collisions;
2279         tg3_stat64_t                    tx_late_collisions;
2280         tg3_stat64_t                    tx_collide_2times;
2281         tg3_stat64_t                    tx_collide_3times;
2282         tg3_stat64_t                    tx_collide_4times;
2283         tg3_stat64_t                    tx_collide_5times;
2284         tg3_stat64_t                    tx_collide_6times;
2285         tg3_stat64_t                    tx_collide_7times;
2286         tg3_stat64_t                    tx_collide_8times;
2287         tg3_stat64_t                    tx_collide_9times;
2288         tg3_stat64_t                    tx_collide_10times;
2289         tg3_stat64_t                    tx_collide_11times;
2290         tg3_stat64_t                    tx_collide_12times;
2291         tg3_stat64_t                    tx_collide_13times;
2292         tg3_stat64_t                    tx_collide_14times;
2293         tg3_stat64_t                    tx_collide_15times;
2294         tg3_stat64_t                    tx_ucast_packets;
2295         tg3_stat64_t                    tx_mcast_packets;
2296         tg3_stat64_t                    tx_bcast_packets;
2297         tg3_stat64_t                    tx_carrier_sense_errors;
2298         tg3_stat64_t                    tx_discards;
2299         tg3_stat64_t                    tx_errors;
2300
2301         u64                             __unused1[31];
2302
2303         /* Statistics maintained by Receive List Placement. */
2304         tg3_stat64_t                    COS_rx_packets[16];
2305         tg3_stat64_t                    COS_rx_filter_dropped;
2306         tg3_stat64_t                    dma_writeq_full;
2307         tg3_stat64_t                    dma_write_prioq_full;
2308         tg3_stat64_t                    rxbds_empty;
2309         tg3_stat64_t                    rx_discards;
2310         tg3_stat64_t                    rx_errors;
2311         tg3_stat64_t                    rx_threshold_hit;
2312
2313         u64                             __unused2[9];
2314
2315         /* Statistics maintained by Send Data Initiator. */
2316         tg3_stat64_t                    COS_out_packets[16];
2317         tg3_stat64_t                    dma_readq_full;
2318         tg3_stat64_t                    dma_read_prioq_full;
2319         tg3_stat64_t                    tx_comp_queue_full;
2320
2321         /* Statistics maintained by Host Coalescing. */
2322         tg3_stat64_t                    ring_set_send_prod_index;
2323         tg3_stat64_t                    ring_status_update;
2324         tg3_stat64_t                    nic_irqs;
2325         tg3_stat64_t                    nic_avoided_irqs;
2326         tg3_stat64_t                    nic_tx_threshold_hit;
2327
2328         u8                              __reserved4[0xb00-0x9c0];
2329 };
2330
2331 /* 'mapping' is superfluous as the chip does not write into
2332  * the tx/rx post rings so we could just fetch it from there.
2333  * But the cache behavior is better how we are doing it now.
2334  */
2335 struct ring_info {
2336         struct sk_buff                  *skb;
2337         DECLARE_PCI_UNMAP_ADDR(mapping)
2338 };
2339
2340 struct tx_ring_info {
2341         struct sk_buff                  *skb;
2342         u32                             prev_vlan_tag;
2343 };
2344
2345 struct tg3_config_info {
2346         u32                             flags;
2347 };
2348
2349 struct tg3_link_config {
2350         /* Describes what we're trying to get. */
2351         u32                             advertising;
2352         u16                             speed;
2353         u8                              duplex;
2354         u8                              autoneg;
2355         u8                              flowctrl;
2356
2357         /* Describes what we actually have. */
2358         u8                              active_flowctrl;
2359
2360         u8                              active_duplex;
2361 #define SPEED_INVALID           0xffff
2362 #define DUPLEX_INVALID          0xff
2363 #define AUTONEG_INVALID         0xff
2364         u16                             active_speed;
2365
2366         /* When we go in and out of low power mode we need
2367          * to swap with this state.
2368          */
2369         int                             phy_is_low_power;
2370         u16                             orig_speed;
2371         u8                              orig_duplex;
2372         u8                              orig_autoneg;
2373         u32                             orig_advertising;
2374 };
2375
2376 struct tg3_bufmgr_config {
2377         u32             mbuf_read_dma_low_water;
2378         u32             mbuf_mac_rx_low_water;
2379         u32             mbuf_high_water;
2380
2381         u32             mbuf_read_dma_low_water_jumbo;
2382         u32             mbuf_mac_rx_low_water_jumbo;
2383         u32             mbuf_high_water_jumbo;
2384
2385         u32             dma_low_water;
2386         u32             dma_high_water;
2387 };
2388
2389 struct tg3_ethtool_stats {
2390         /* Statistics maintained by Receive MAC. */
2391         u64             rx_octets;
2392         u64             rx_fragments;
2393         u64             rx_ucast_packets;
2394         u64             rx_mcast_packets;
2395         u64             rx_bcast_packets;
2396         u64             rx_fcs_errors;
2397         u64             rx_align_errors;
2398         u64             rx_xon_pause_rcvd;
2399         u64             rx_xoff_pause_rcvd;
2400         u64             rx_mac_ctrl_rcvd;
2401         u64             rx_xoff_entered;
2402         u64             rx_frame_too_long_errors;
2403         u64             rx_jabbers;
2404         u64             rx_undersize_packets;
2405         u64             rx_in_length_errors;
2406         u64             rx_out_length_errors;
2407         u64             rx_64_or_less_octet_packets;
2408         u64             rx_65_to_127_octet_packets;
2409         u64             rx_128_to_255_octet_packets;
2410         u64             rx_256_to_511_octet_packets;
2411         u64             rx_512_to_1023_octet_packets;
2412         u64             rx_1024_to_1522_octet_packets;
2413         u64             rx_1523_to_2047_octet_packets;
2414         u64             rx_2048_to_4095_octet_packets;
2415         u64             rx_4096_to_8191_octet_packets;
2416         u64             rx_8192_to_9022_octet_packets;
2417
2418         /* Statistics maintained by Transmit MAC. */
2419         u64             tx_octets;
2420         u64             tx_collisions;
2421         u64             tx_xon_sent;
2422         u64             tx_xoff_sent;
2423         u64             tx_flow_control;
2424         u64             tx_mac_errors;
2425         u64             tx_single_collisions;
2426         u64             tx_mult_collisions;
2427         u64             tx_deferred;
2428         u64             tx_excessive_collisions;
2429         u64             tx_late_collisions;
2430         u64             tx_collide_2times;
2431         u64             tx_collide_3times;
2432         u64             tx_collide_4times;
2433         u64             tx_collide_5times;
2434         u64             tx_collide_6times;
2435         u64             tx_collide_7times;
2436         u64             tx_collide_8times;
2437         u64             tx_collide_9times;
2438         u64             tx_collide_10times;
2439         u64             tx_collide_11times;
2440         u64             tx_collide_12times;
2441         u64             tx_collide_13times;
2442         u64             tx_collide_14times;
2443         u64             tx_collide_15times;
2444         u64             tx_ucast_packets;
2445         u64             tx_mcast_packets;
2446         u64             tx_bcast_packets;
2447         u64             tx_carrier_sense_errors;
2448         u64             tx_discards;
2449         u64             tx_errors;
2450
2451         /* Statistics maintained by Receive List Placement. */
2452         u64             dma_writeq_full;
2453         u64             dma_write_prioq_full;
2454         u64             rxbds_empty;
2455         u64             rx_discards;
2456         u64             rx_errors;
2457         u64             rx_threshold_hit;
2458
2459         /* Statistics maintained by Send Data Initiator. */
2460         u64             dma_readq_full;
2461         u64             dma_read_prioq_full;
2462         u64             tx_comp_queue_full;
2463
2464         /* Statistics maintained by Host Coalescing. */
2465         u64             ring_set_send_prod_index;
2466         u64             ring_status_update;
2467         u64             nic_irqs;
2468         u64             nic_avoided_irqs;
2469         u64             nic_tx_threshold_hit;
2470 };
2471
2472 struct tg3 {
2473         /* begin "general, frequently-used members" cacheline section */
2474
2475         /* If the IRQ handler (which runs lockless) needs to be
2476          * quiesced, the following bitmask state is used.  The
2477          * SYNC flag is set by non-IRQ context code to initiate
2478          * the quiescence.
2479          *
2480          * When the IRQ handler notices that SYNC is set, it
2481          * disables interrupts and returns.
2482          *
2483          * When all outstanding IRQ handlers have returned after
2484          * the SYNC flag has been set, the setter can be assured
2485          * that interrupts will no longer get run.
2486          *
2487          * In this way all SMP driver locks are never acquired
2488          * in hw IRQ context, only sw IRQ context or lower.
2489          */
2490         unsigned int                    irq_sync;
2491
2492         /* SMP locking strategy:
2493          *
2494          * lock: Held during reset, PHY access, timer, and when
2495          *       updating tg3_flags and tg3_flags2.
2496          *
2497          * netif_tx_lock: Held during tg3_start_xmit. tg3_tx holds
2498          *                netif_tx_lock when it needs to call
2499          *                netif_wake_queue.
2500          *
2501          * Both of these locks are to be held with BH safety.
2502          *
2503          * Because the IRQ handler, tg3_poll, and tg3_start_xmit
2504          * are running lockless, it is necessary to completely
2505          * quiesce the chip with tg3_netif_stop and tg3_full_lock
2506          * before reconfiguring the device.
2507          *
2508          * indirect_lock: Held when accessing registers indirectly
2509          *                with IRQ disabling.
2510          */
2511         spinlock_t                      lock;
2512         spinlock_t                      indirect_lock;
2513
2514         u32                             (*read32) (struct tg3 *, u32);
2515         void                            (*write32) (struct tg3 *, u32, u32);
2516         u32                             (*read32_mbox) (struct tg3 *, u32);
2517         void                            (*write32_mbox) (struct tg3 *, u32,
2518                                                          u32);
2519         void __iomem                    *regs;
2520         void __iomem                    *aperegs;
2521         struct net_device               *dev;
2522         struct pci_dev                  *pdev;
2523
2524         struct tg3_hw_status            *hw_status;
2525         dma_addr_t                      status_mapping;
2526         u32                             last_tag;
2527         u32                             last_irq_tag;
2528
2529         u32                             msg_enable;
2530
2531         /* begin "tx thread" cacheline section */
2532         void                            (*write32_tx_mbox) (struct tg3 *, u32,
2533                                                             u32);
2534         u32                             tx_prod;
2535         u32                             tx_cons;
2536         u32                             tx_pending;
2537
2538         struct tg3_tx_buffer_desc       *tx_ring;
2539         struct tx_ring_info             *tx_buffers;
2540         dma_addr_t                      tx_desc_mapping;
2541
2542         /* begin "rx thread" cacheline section */
2543         struct napi_struct              napi;
2544         void                            (*write32_rx_mbox) (struct tg3 *, u32,
2545                                                             u32);
2546         u32                             rx_rcb_ptr;
2547         u32                             rx_std_ptr;
2548         u32                             rx_jumbo_ptr;
2549         u32                             rx_pending;
2550         u32                             rx_jumbo_pending;
2551 #if TG3_VLAN_TAG_USED
2552         struct vlan_group               *vlgrp;
2553 #endif
2554
2555         struct tg3_rx_buffer_desc       *rx_std;
2556         struct ring_info                *rx_std_buffers;
2557         dma_addr_t                      rx_std_mapping;
2558         u32                             rx_std_max_post;
2559
2560         struct tg3_rx_buffer_desc       *rx_jumbo;
2561         struct ring_info                *rx_jumbo_buffers;
2562         dma_addr_t                      rx_jumbo_mapping;
2563
2564         struct tg3_rx_buffer_desc       *rx_rcb;
2565         dma_addr_t                      rx_rcb_mapping;
2566
2567         u32                             rx_pkt_buf_sz;
2568
2569         /* begin "everything else" cacheline(s) section */
2570         struct net_device_stats         net_stats;
2571         struct net_device_stats         net_stats_prev;
2572         struct tg3_ethtool_stats        estats;
2573         struct tg3_ethtool_stats        estats_prev;
2574
2575         union {
2576         unsigned long                   phy_crc_errors;
2577         unsigned long                   last_event_jiffies;
2578         };
2579
2580         u32                             rx_offset;
2581         u32                             tg3_flags;
2582 #define TG3_FLAG_TAGGED_STATUS          0x00000001
2583 #define TG3_FLAG_TXD_MBOX_HWBUG         0x00000002
2584 #define TG3_FLAG_RX_CHECKSUMS           0x00000004
2585 #define TG3_FLAG_USE_LINKCHG_REG        0x00000008
2586 #define TG3_FLAG_USE_MI_INTERRUPT       0x00000010
2587 #define TG3_FLAG_ENABLE_ASF             0x00000020
2588 #define TG3_FLAG_ASPM_WORKAROUND        0x00000040
2589 #define TG3_FLAG_POLL_SERDES            0x00000080
2590 #define TG3_FLAG_MBOX_WRITE_REORDER     0x00000100
2591 #define TG3_FLAG_PCIX_TARGET_HWBUG      0x00000200
2592 #define TG3_FLAG_WOL_SPEED_100MB        0x00000400
2593 #define TG3_FLAG_WOL_ENABLE             0x00000800
2594 #define TG3_FLAG_EEPROM_WRITE_PROT      0x00001000
2595 #define TG3_FLAG_NVRAM                  0x00002000
2596 #define TG3_FLAG_NVRAM_BUFFERED         0x00004000
2597 #define TG3_FLAG_PCIX_MODE              0x00020000
2598 #define TG3_FLAG_PCI_HIGH_SPEED         0x00040000
2599 #define TG3_FLAG_PCI_32BIT              0x00080000
2600 #define TG3_FLAG_SRAM_USE_CONFIG        0x00100000
2601 #define TG3_FLAG_TX_RECOVERY_PENDING    0x00200000
2602 #define TG3_FLAG_WOL_CAP                0x00400000
2603 #define TG3_FLAG_JUMBO_RING_ENABLE      0x00800000
2604 #define TG3_FLAG_10_100_ONLY            0x01000000
2605 #define TG3_FLAG_PAUSE_AUTONEG          0x02000000
2606 #define TG3_FLAG_CPMU_PRESENT           0x04000000
2607 #define TG3_FLAG_40BIT_DMA_BUG          0x08000000
2608 #define TG3_FLAG_BROKEN_CHECKSUMS       0x10000000
2609 #define TG3_FLAG_SUPPORT_MSI            0x20000000
2610 #define TG3_FLAG_CHIP_RESETTING         0x40000000
2611 #define TG3_FLAG_INIT_COMPLETE          0x80000000
2612         u32                             tg3_flags2;
2613 #define TG3_FLG2_RESTART_TIMER          0x00000001
2614 #define TG3_FLG2_TSO_BUG                0x00000002
2615 #define TG3_FLG2_NO_ETH_WIRE_SPEED      0x00000004
2616 #define TG3_FLG2_IS_5788                0x00000008
2617 #define TG3_FLG2_MAX_RXPEND_64          0x00000010
2618 #define TG3_FLG2_TSO_CAPABLE            0x00000020
2619 #define TG3_FLG2_PHY_ADC_BUG            0x00000040
2620 #define TG3_FLG2_PHY_5704_A0_BUG        0x00000080
2621 #define TG3_FLG2_PHY_BER_BUG            0x00000100
2622 #define TG3_FLG2_PCI_EXPRESS            0x00000200
2623 #define TG3_FLG2_ASF_NEW_HANDSHAKE      0x00000400
2624 #define TG3_FLG2_HW_AUTONEG             0x00000800
2625 #define TG3_FLG2_IS_NIC                 0x00001000
2626 #define TG3_FLG2_PHY_SERDES             0x00002000
2627 #define TG3_FLG2_CAPACITIVE_COUPLING    0x00004000
2628 #define TG3_FLG2_FLASH                  0x00008000
2629 #define TG3_FLG2_HW_TSO_1               0x00010000
2630 #define TG3_FLG2_SERDES_PREEMPHASIS     0x00020000
2631 #define TG3_FLG2_5705_PLUS              0x00040000
2632 #define TG3_FLG2_5750_PLUS              0x00080000
2633 #define TG3_FLG2_PROTECTED_NVRAM        0x00100000
2634 #define TG3_FLG2_USING_MSI              0x00200000
2635 #define TG3_FLG2_JUMBO_CAPABLE          0x00400000
2636 #define TG3_FLG2_MII_SERDES             0x00800000
2637 #define TG3_FLG2_ANY_SERDES             (TG3_FLG2_PHY_SERDES |  \
2638                                         TG3_FLG2_MII_SERDES)
2639 #define TG3_FLG2_PARALLEL_DETECT        0x01000000
2640 #define TG3_FLG2_ICH_WORKAROUND         0x02000000
2641 #define TG3_FLG2_5780_CLASS             0x04000000
2642 #define TG3_FLG2_HW_TSO_2               0x08000000
2643 #define TG3_FLG2_HW_TSO                 (TG3_FLG2_HW_TSO_1 | TG3_FLG2_HW_TSO_2)
2644 #define TG3_FLG2_1SHOT_MSI              0x10000000
2645 #define TG3_FLG2_PHY_JITTER_BUG         0x20000000
2646 #define TG3_FLG2_NO_FWARE_REPORTED      0x40000000
2647 #define TG3_FLG2_PHY_ADJUST_TRIM        0x80000000
2648         u32                             tg3_flags3;
2649 #define TG3_FLG3_NO_NVRAM_ADDR_TRANS    0x00000001
2650 #define TG3_FLG3_ENABLE_APE             0x00000002
2651 #define TG3_FLG3_5701_DMA_BUG           0x00000008
2652 #define TG3_FLG3_USE_PHYLIB             0x00000010
2653 #define TG3_FLG3_MDIOBUS_INITED         0x00000020
2654 #define TG3_FLG3_MDIOBUS_PAUSED         0x00000040
2655 #define TG3_FLG3_PHY_CONNECTED          0x00000080
2656 #define TG3_FLG3_RGMII_STD_IBND_DISABLE 0x00000100
2657 #define TG3_FLG3_RGMII_EXT_IBND_RX_EN   0x00000200
2658 #define TG3_FLG3_RGMII_EXT_IBND_TX_EN   0x00000400
2659 #define TG3_FLG3_CLKREQ_BUG             0x00000800
2660 #define TG3_FLG3_PHY_ENABLE_APD         0x00001000
2661 #define TG3_FLG3_5755_PLUS              0x00002000
2662 #define TG3_FLG3_NO_NVRAM               0x00004000
2663 #define TG3_FLG3_TOGGLE_10_100_L1PLLPD  0x00008000
2664
2665         struct timer_list               timer;
2666         u16                             timer_counter;
2667         u16                             timer_multiplier;
2668         u32                             timer_offset;
2669         u16                             asf_counter;
2670         u16                             asf_multiplier;
2671
2672         /* 1 second counter for transient serdes link events */
2673         u32                             serdes_counter;
2674 #define SERDES_AN_TIMEOUT_5704S         2
2675 #define SERDES_PARALLEL_DET_TIMEOUT     1
2676 #define SERDES_AN_TIMEOUT_5714S         1
2677
2678         struct tg3_link_config          link_config;
2679         struct tg3_bufmgr_config        bufmgr_config;
2680
2681         /* cache h/w values, often passed straight to h/w */
2682         u32                             rx_mode;
2683         u32                             tx_mode;
2684         u32                             mac_mode;
2685         u32                             mi_mode;
2686         u32                             misc_host_ctrl;
2687         u32                             grc_mode;
2688         u32                             grc_local_ctrl;
2689         u32                             dma_rwctrl;
2690         u32                             coalesce_mode;
2691         u32                             pwrmgmt_thresh;
2692
2693         /* PCI block */
2694         u32                             pci_chip_rev_id;
2695         u16                             pci_cmd;
2696         u8                              pci_cacheline_sz;
2697         u8                              pci_lat_timer;
2698
2699         int                             pm_cap;
2700         int                             msi_cap;
2701         union {
2702         int                             pcix_cap;
2703         int                             pcie_cap;
2704         };
2705
2706         struct mii_bus                  *mdio_bus;
2707         int                             mdio_irq[PHY_MAX_ADDR];
2708
2709         /* PHY info */
2710         u32                             phy_id;
2711 #define PHY_ID_MASK                     0xfffffff0
2712 #define PHY_ID_BCM5400                  0x60008040
2713 #define PHY_ID_BCM5401                  0x60008050
2714 #define PHY_ID_BCM5411                  0x60008070
2715 #define PHY_ID_BCM5701                  0x60008110
2716 #define PHY_ID_BCM5703                  0x60008160
2717 #define PHY_ID_BCM5704                  0x60008190
2718 #define PHY_ID_BCM5705                  0x600081a0
2719 #define PHY_ID_BCM5750                  0x60008180
2720 #define PHY_ID_BCM5752                  0x60008100
2721 #define PHY_ID_BCM5714                  0x60008340
2722 #define PHY_ID_BCM5780                  0x60008350
2723 #define PHY_ID_BCM5755                  0xbc050cc0
2724 #define PHY_ID_BCM5787                  0xbc050ce0
2725 #define PHY_ID_BCM5756                  0xbc050ed0
2726 #define PHY_ID_BCM5784                  0xbc050fa0
2727 #define PHY_ID_BCM5761                  0xbc050fd0
2728 #define PHY_ID_BCM5906                  0xdc00ac40
2729 #define PHY_ID_BCM8002                  0x60010140
2730 #define PHY_ID_INVALID                  0xffffffff
2731 #define PHY_ID_REV_MASK                 0x0000000f
2732 #define PHY_REV_BCM5401_B0              0x1
2733 #define PHY_REV_BCM5401_B2              0x3
2734 #define PHY_REV_BCM5401_C0              0x6
2735 #define PHY_REV_BCM5411_X0              0x1 /* Found on Netgear GA302T */
2736 #define TG3_PHY_ID_BCM50610             0x143bd60
2737 #define TG3_PHY_ID_BCMAC131             0x143bc70
2738 #define TG3_PHY_ID_RTL8211C             0x001cc910
2739 #define TG3_PHY_ID_RTL8201E             0x00008200
2740 #define TG3_PHY_ID_BCM57780             0x03625d90
2741 #define TG3_PHY_OUI_MASK                0xfffffc00
2742 #define TG3_PHY_OUI_1                   0x00206000
2743 #define TG3_PHY_OUI_2                   0x0143bc00
2744 #define TG3_PHY_OUI_3                   0x03625c00
2745
2746         u32                             led_ctrl;
2747         u32                             phy_otp;
2748
2749         char                            board_part_number[24];
2750 #define TG3_VER_SIZE 32
2751         char                            fw_ver[TG3_VER_SIZE];
2752         u32                             nic_sram_data_cfg;
2753         u32                             pci_clock_ctrl;
2754         struct pci_dev                  *pdev_peer;
2755
2756         /* This macro assumes the passed PHY ID is already masked
2757          * with PHY_ID_MASK.
2758          */
2759 #define KNOWN_PHY_ID(X)         \
2760         ((X) == PHY_ID_BCM5400 || (X) == PHY_ID_BCM5401 || \
2761          (X) == PHY_ID_BCM5411 || (X) == PHY_ID_BCM5701 || \
2762          (X) == PHY_ID_BCM5703 || (X) == PHY_ID_BCM5704 || \
2763          (X) == PHY_ID_BCM5705 || (X) == PHY_ID_BCM5750 || \
2764          (X) == PHY_ID_BCM5752 || (X) == PHY_ID_BCM5714 || \
2765          (X) == PHY_ID_BCM5780 || (X) == PHY_ID_BCM5787 || \
2766          (X) == PHY_ID_BCM5755 || (X) == PHY_ID_BCM5756 || \
2767          (X) == PHY_ID_BCM5906 || (X) == PHY_ID_BCM5761 || \
2768          (X) == PHY_ID_BCM8002)
2769
2770         struct tg3_hw_stats             *hw_stats;
2771         dma_addr_t                      stats_mapping;
2772         struct work_struct              reset_task;
2773
2774         int                             nvram_lock_cnt;
2775         u32                             nvram_size;
2776 #define TG3_NVRAM_SIZE_64KB             0x00010000
2777 #define TG3_NVRAM_SIZE_128KB            0x00020000
2778 #define TG3_NVRAM_SIZE_256KB            0x00040000
2779 #define TG3_NVRAM_SIZE_512KB            0x00080000
2780 #define TG3_NVRAM_SIZE_1MB              0x00100000
2781 #define TG3_NVRAM_SIZE_2MB              0x00200000
2782
2783         u32                             nvram_pagesize;
2784         u32                             nvram_jedecnum;
2785
2786 #define JEDEC_ATMEL                     0x1f
2787 #define JEDEC_ST                        0x20
2788 #define JEDEC_SAIFUN                    0x4f
2789 #define JEDEC_SST                       0xbf
2790
2791 #define ATMEL_AT24C64_CHIP_SIZE         TG3_NVRAM_SIZE_64KB
2792 #define ATMEL_AT24C64_PAGE_SIZE         (32)
2793
2794 #define ATMEL_AT24C512_CHIP_SIZE        TG3_NVRAM_SIZE_512KB
2795 #define ATMEL_AT24C512_PAGE_SIZE        (128)
2796
2797 #define ATMEL_AT45DB0X1B_PAGE_POS       9
2798 #define ATMEL_AT45DB0X1B_PAGE_SIZE      264
2799
2800 #define ATMEL_AT25F512_PAGE_SIZE        256
2801
2802 #define ST_M45PEX0_PAGE_SIZE            256
2803
2804 #define SAIFUN_SA25F0XX_PAGE_SIZE       256
2805
2806 #define SST_25VF0X0_PAGE_SIZE           4098
2807
2808         struct ethtool_coalesce         coal;
2809
2810         /* firmware info */
2811         const char                      *fw_needed;
2812         const struct firmware           *fw;
2813         u32                             fw_len; /* includes BSS */
2814 };
2815
2816 #endif /* !(_T3_H) */