usb: Add support for root hub port status CAS
[pandora-kernel.git] / drivers / usb / host / xhci-hub.c
1 /*
2  * xHCI host controller driver
3  *
4  * Copyright (C) 2008 Intel Corp.
5  *
6  * Author: Sarah Sharp
7  * Some code borrowed from the Linux EHCI driver.
8  *
9  * This program is free software; you can redistribute it and/or modify
10  * it under the terms of the GNU General Public License version 2 as
11  * published by the Free Software Foundation.
12  *
13  * This program is distributed in the hope that it will be useful, but
14  * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15  * or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License
16  * for more details.
17  *
18  * You should have received a copy of the GNU General Public License
19  * along with this program; if not, write to the Free Software Foundation,
20  * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21  */
22
23 #include <linux/gfp.h>
24 #include <asm/unaligned.h>
25
26 #include "xhci.h"
27
28 #define PORT_WAKE_BITS  (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
29 #define PORT_RWC_BITS   (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
30                          PORT_RC | PORT_PLC | PORT_PE)
31
32 /* usb 1.1 root hub device descriptor */
33 static u8 usb_bos_descriptor [] = {
34         USB_DT_BOS_SIZE,                /*  __u8 bLength, 5 bytes */
35         USB_DT_BOS,                     /*  __u8 bDescriptorType */
36         0x0F, 0x00,                     /*  __le16 wTotalLength, 15 bytes */
37         0x1,                            /*  __u8 bNumDeviceCaps */
38         /* First device capability */
39         USB_DT_USB_SS_CAP_SIZE,         /*  __u8 bLength, 10 bytes */
40         USB_DT_DEVICE_CAPABILITY,       /* Device Capability */
41         USB_SS_CAP_TYPE,                /* bDevCapabilityType, SUPERSPEED_USB */
42         0x00,                           /* bmAttributes, LTM off by default */
43         USB_5GBPS_OPERATION, 0x00,      /* wSpeedsSupported, 5Gbps only */
44         0x03,                           /* bFunctionalitySupport,
45                                            USB 3.0 speed only */
46         0x00,                           /* bU1DevExitLat, set later. */
47         0x00, 0x00                      /* __le16 bU2DevExitLat, set later. */
48 };
49
50
51 static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
52                 struct usb_hub_descriptor *desc, int ports)
53 {
54         u16 temp;
55
56         desc->bPwrOn2PwrGood = 10;      /* xhci section 5.4.9 says 20ms max */
57         desc->bHubContrCurrent = 0;
58
59         desc->bNbrPorts = ports;
60         /* Ugh, these should be #defines, FIXME */
61         /* Using table 11-13 in USB 2.0 spec. */
62         temp = 0;
63         /* Bits 1:0 - support port power switching, or power always on */
64         if (HCC_PPC(xhci->hcc_params))
65                 temp |= 0x0001;
66         else
67                 temp |= 0x0002;
68         /* Bit  2 - root hubs are not part of a compound device */
69         /* Bits 4:3 - individual port over current protection */
70         temp |= 0x0008;
71         /* Bits 6:5 - no TTs in root ports */
72         /* Bit  7 - no port indicators */
73         desc->wHubCharacteristics = cpu_to_le16(temp);
74 }
75
76 /* Fill in the USB 2.0 roothub descriptor */
77 static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
78                 struct usb_hub_descriptor *desc)
79 {
80         int ports;
81         u16 temp;
82         __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
83         u32 portsc;
84         unsigned int i;
85
86         ports = xhci->num_usb2_ports;
87
88         xhci_common_hub_descriptor(xhci, desc, ports);
89         desc->bDescriptorType = 0x29;
90         temp = 1 + (ports / 8);
91         desc->bDescLength = 7 + 2 * temp;
92
93         /* The Device Removable bits are reported on a byte granularity.
94          * If the port doesn't exist within that byte, the bit is set to 0.
95          */
96         memset(port_removable, 0, sizeof(port_removable));
97         for (i = 0; i < ports; i++) {
98                 portsc = xhci_readl(xhci, xhci->usb2_ports[i]);
99                 /* If a device is removable, PORTSC reports a 0, same as in the
100                  * hub descriptor DeviceRemovable bits.
101                  */
102                 if (portsc & PORT_DEV_REMOVE)
103                         /* This math is hairy because bit 0 of DeviceRemovable
104                          * is reserved, and bit 1 is for port 1, etc.
105                          */
106                         port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
107         }
108
109         /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
110          * ports on it.  The USB 2.0 specification says that there are two
111          * variable length fields at the end of the hub descriptor:
112          * DeviceRemovable and PortPwrCtrlMask.  But since we can have less than
113          * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
114          * to set PortPwrCtrlMask bits.  PortPwrCtrlMask must always be set to
115          * 0xFF, so we initialize the both arrays (DeviceRemovable and
116          * PortPwrCtrlMask) to 0xFF.  Then we set the DeviceRemovable for each
117          * set of ports that actually exist.
118          */
119         memset(desc->u.hs.DeviceRemovable, 0xff,
120                         sizeof(desc->u.hs.DeviceRemovable));
121         memset(desc->u.hs.PortPwrCtrlMask, 0xff,
122                         sizeof(desc->u.hs.PortPwrCtrlMask));
123
124         for (i = 0; i < (ports + 1 + 7) / 8; i++)
125                 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
126                                 sizeof(__u8));
127 }
128
129 /* Fill in the USB 3.0 roothub descriptor */
130 static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
131                 struct usb_hub_descriptor *desc)
132 {
133         int ports;
134         u16 port_removable;
135         u32 portsc;
136         unsigned int i;
137
138         ports = xhci->num_usb3_ports;
139         xhci_common_hub_descriptor(xhci, desc, ports);
140         desc->bDescriptorType = 0x2a;
141         desc->bDescLength = 12;
142
143         /* header decode latency should be zero for roothubs,
144          * see section 4.23.5.2.
145          */
146         desc->u.ss.bHubHdrDecLat = 0;
147         desc->u.ss.wHubDelay = 0;
148
149         port_removable = 0;
150         /* bit 0 is reserved, bit 1 is for port 1, etc. */
151         for (i = 0; i < ports; i++) {
152                 portsc = xhci_readl(xhci, xhci->usb3_ports[i]);
153                 if (portsc & PORT_DEV_REMOVE)
154                         port_removable |= 1 << (i + 1);
155         }
156         memset(&desc->u.ss.DeviceRemovable,
157                         (__force __u16) cpu_to_le16(port_removable),
158                         sizeof(__u16));
159 }
160
161 static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
162                 struct usb_hub_descriptor *desc)
163 {
164
165         if (hcd->speed == HCD_USB3)
166                 xhci_usb3_hub_descriptor(hcd, xhci, desc);
167         else
168                 xhci_usb2_hub_descriptor(hcd, xhci, desc);
169
170 }
171
172 static unsigned int xhci_port_speed(unsigned int port_status)
173 {
174         if (DEV_LOWSPEED(port_status))
175                 return USB_PORT_STAT_LOW_SPEED;
176         if (DEV_HIGHSPEED(port_status))
177                 return USB_PORT_STAT_HIGH_SPEED;
178         /*
179          * FIXME: Yes, we should check for full speed, but the core uses that as
180          * a default in portspeed() in usb/core/hub.c (which is the only place
181          * USB_PORT_STAT_*_SPEED is used).
182          */
183         return 0;
184 }
185
186 /*
187  * These bits are Read Only (RO) and should be saved and written to the
188  * registers: 0, 3, 10:13, 30
189  * connect status, over-current status, port speed, and device removable.
190  * connect status and port speed are also sticky - meaning they're in
191  * the AUX well and they aren't changed by a hot, warm, or cold reset.
192  */
193 #define XHCI_PORT_RO    ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
194 /*
195  * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
196  * bits 5:8, 9, 14:15, 25:27
197  * link state, port power, port indicator state, "wake on" enable state
198  */
199 #define XHCI_PORT_RWS   ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
200 /*
201  * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
202  * bit 4 (port reset)
203  */
204 #define XHCI_PORT_RW1S  ((1<<4))
205 /*
206  * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
207  * bits 1, 17, 18, 19, 20, 21, 22, 23
208  * port enable/disable, and
209  * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
210  * over-current, reset, link state, and L1 change
211  */
212 #define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
213 /*
214  * Bit 16 is RW, and writing a '1' to it causes the link state control to be
215  * latched in
216  */
217 #define XHCI_PORT_RW    ((1<<16))
218 /*
219  * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
220  * bits 2, 24, 28:31
221  */
222 #define XHCI_PORT_RZ    ((1<<2) | (1<<24) | (0xf<<28))
223
224 /*
225  * Given a port state, this function returns a value that would result in the
226  * port being in the same state, if the value was written to the port status
227  * control register.
228  * Save Read Only (RO) bits and save read/write bits where
229  * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
230  * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
231  */
232 u32 xhci_port_state_to_neutral(u32 state)
233 {
234         /* Save read-only status and port state */
235         return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
236 }
237
238 /*
239  * find slot id based on port number.
240  * @port: The one-based port number from one of the two split roothubs.
241  */
242 int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
243                 u16 port)
244 {
245         int slot_id;
246         int i;
247         enum usb_device_speed speed;
248
249         slot_id = 0;
250         for (i = 0; i < MAX_HC_SLOTS; i++) {
251                 if (!xhci->devs[i])
252                         continue;
253                 speed = xhci->devs[i]->udev->speed;
254                 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
255                                 && xhci->devs[i]->fake_port == port) {
256                         slot_id = i;
257                         break;
258                 }
259         }
260
261         return slot_id;
262 }
263
264 /*
265  * Stop device
266  * It issues stop endpoint command for EP 0 to 30. And wait the last command
267  * to complete.
268  * suspend will set to 1, if suspend bit need to set in command.
269  */
270 static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
271 {
272         struct xhci_virt_device *virt_dev;
273         struct xhci_command *cmd;
274         unsigned long flags;
275         int timeleft;
276         int ret;
277         int i;
278
279         ret = 0;
280         virt_dev = xhci->devs[slot_id];
281         cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
282         if (!cmd) {
283                 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
284                 return -ENOMEM;
285         }
286
287         spin_lock_irqsave(&xhci->lock, flags);
288         for (i = LAST_EP_INDEX; i > 0; i--) {
289                 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue)
290                         xhci_queue_stop_endpoint(xhci, slot_id, i, suspend);
291         }
292         cmd->command_trb = xhci->cmd_ring->enqueue;
293         list_add_tail(&cmd->cmd_list, &virt_dev->cmd_list);
294         xhci_queue_stop_endpoint(xhci, slot_id, 0, suspend);
295         xhci_ring_cmd_db(xhci);
296         spin_unlock_irqrestore(&xhci->lock, flags);
297
298         /* Wait for last stop endpoint command to finish */
299         timeleft = wait_for_completion_interruptible_timeout(
300                         cmd->completion,
301                         USB_CTRL_SET_TIMEOUT);
302         if (timeleft <= 0) {
303                 xhci_warn(xhci, "%s while waiting for stop endpoint command\n",
304                                 timeleft == 0 ? "Timeout" : "Signal");
305                 spin_lock_irqsave(&xhci->lock, flags);
306                 /* The timeout might have raced with the event ring handler, so
307                  * only delete from the list if the item isn't poisoned.
308                  */
309                 if (cmd->cmd_list.next != LIST_POISON1)
310                         list_del(&cmd->cmd_list);
311                 spin_unlock_irqrestore(&xhci->lock, flags);
312                 ret = -ETIME;
313                 goto command_cleanup;
314         }
315
316 command_cleanup:
317         xhci_free_command(xhci, cmd);
318         return ret;
319 }
320
321 /*
322  * Ring device, it rings the all doorbells unconditionally.
323  */
324 void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
325 {
326         int i;
327
328         for (i = 0; i < LAST_EP_INDEX + 1; i++)
329                 if (xhci->devs[slot_id]->eps[i].ring &&
330                     xhci->devs[slot_id]->eps[i].ring->dequeue)
331                         xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
332
333         return;
334 }
335
336 static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
337                 u16 wIndex, __le32 __iomem *addr, u32 port_status)
338 {
339         /* Don't allow the USB core to disable SuperSpeed ports. */
340         if (hcd->speed == HCD_USB3) {
341                 xhci_dbg(xhci, "Ignoring request to disable "
342                                 "SuperSpeed port.\n");
343                 return;
344         }
345
346         /* Write 1 to disable the port */
347         xhci_writel(xhci, port_status | PORT_PE, addr);
348         port_status = xhci_readl(xhci, addr);
349         xhci_dbg(xhci, "disable port, actual port %d status  = 0x%x\n",
350                         wIndex, port_status);
351 }
352
353 static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
354                 u16 wIndex, __le32 __iomem *addr, u32 port_status)
355 {
356         char *port_change_bit;
357         u32 status;
358
359         switch (wValue) {
360         case USB_PORT_FEAT_C_RESET:
361                 status = PORT_RC;
362                 port_change_bit = "reset";
363                 break;
364         case USB_PORT_FEAT_C_BH_PORT_RESET:
365                 status = PORT_WRC;
366                 port_change_bit = "warm(BH) reset";
367                 break;
368         case USB_PORT_FEAT_C_CONNECTION:
369                 status = PORT_CSC;
370                 port_change_bit = "connect";
371                 break;
372         case USB_PORT_FEAT_C_OVER_CURRENT:
373                 status = PORT_OCC;
374                 port_change_bit = "over-current";
375                 break;
376         case USB_PORT_FEAT_C_ENABLE:
377                 status = PORT_PEC;
378                 port_change_bit = "enable/disable";
379                 break;
380         case USB_PORT_FEAT_C_SUSPEND:
381                 status = PORT_PLC;
382                 port_change_bit = "suspend/resume";
383                 break;
384         case USB_PORT_FEAT_C_PORT_LINK_STATE:
385                 status = PORT_PLC;
386                 port_change_bit = "link state";
387                 break;
388         default:
389                 /* Should never happen */
390                 return;
391         }
392         /* Change bits are all write 1 to clear */
393         xhci_writel(xhci, port_status | status, addr);
394         port_status = xhci_readl(xhci, addr);
395         xhci_dbg(xhci, "clear port %s change, actual port %d status  = 0x%x\n",
396                         port_change_bit, wIndex, port_status);
397 }
398
399 static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
400 {
401         int max_ports;
402         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
403
404         if (hcd->speed == HCD_USB3) {
405                 max_ports = xhci->num_usb3_ports;
406                 *port_array = xhci->usb3_ports;
407         } else {
408                 max_ports = xhci->num_usb2_ports;
409                 *port_array = xhci->usb2_ports;
410         }
411
412         return max_ports;
413 }
414
415 void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
416                                 int port_id, u32 link_state)
417 {
418         u32 temp;
419
420         temp = xhci_readl(xhci, port_array[port_id]);
421         temp = xhci_port_state_to_neutral(temp);
422         temp &= ~PORT_PLS_MASK;
423         temp |= PORT_LINK_STROBE | link_state;
424         xhci_writel(xhci, temp, port_array[port_id]);
425 }
426
427 /* Test and clear port RWC bit */
428 void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
429                                 int port_id, u32 port_bit)
430 {
431         u32 temp;
432
433         temp = xhci_readl(xhci, port_array[port_id]);
434         if (temp & port_bit) {
435                 temp = xhci_port_state_to_neutral(temp);
436                 temp |= port_bit;
437                 xhci_writel(xhci, temp, port_array[port_id]);
438         }
439 }
440
441 /* Updates Link Status for super Speed port */
442 static void xhci_hub_report_link_state(u32 *status, u32 status_reg)
443 {
444         u32 pls = status_reg & PORT_PLS_MASK;
445
446         /* resume state is a xHCI internal state.
447          * Do not report it to usb core.
448          */
449         if (pls == XDEV_RESUME)
450                 return;
451
452         /* When the CAS bit is set then warm reset
453          * should be performed on port
454          */
455         if (status_reg & PORT_CAS) {
456                 /* The CAS bit can be set while the port is
457                  * in any link state.
458                  * Only roothubs have CAS bit, so we
459                  * pretend to be in compliance mode
460                  * unless we're already in compliance
461                  * or the inactive state.
462                  */
463                 if (pls != USB_SS_PORT_LS_COMP_MOD &&
464                     pls != USB_SS_PORT_LS_SS_INACTIVE) {
465                         pls = USB_SS_PORT_LS_COMP_MOD;
466                 }
467                 /* Return also connection bit -
468                  * hub state machine resets port
469                  * when this bit is set.
470                  */
471                 pls |= USB_PORT_STAT_CONNECTION;
472         }
473         /* update status field */
474         *status |= pls;
475 }
476
477 int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
478                 u16 wIndex, char *buf, u16 wLength)
479 {
480         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
481         int max_ports;
482         unsigned long flags;
483         u32 temp, status;
484         int retval = 0;
485         __le32 __iomem **port_array;
486         int slot_id;
487         struct xhci_bus_state *bus_state;
488         u16 link_state = 0;
489
490         max_ports = xhci_get_ports(hcd, &port_array);
491         bus_state = &xhci->bus_state[hcd_index(hcd)];
492
493         spin_lock_irqsave(&xhci->lock, flags);
494         switch (typeReq) {
495         case GetHubStatus:
496                 /* No power source, over-current reported per port */
497                 memset(buf, 0, 4);
498                 break;
499         case GetHubDescriptor:
500                 /* Check to make sure userspace is asking for the USB 3.0 hub
501                  * descriptor for the USB 3.0 roothub.  If not, we stall the
502                  * endpoint, like external hubs do.
503                  */
504                 if (hcd->speed == HCD_USB3 &&
505                                 (wLength < USB_DT_SS_HUB_SIZE ||
506                                  wValue != (USB_DT_SS_HUB << 8))) {
507                         xhci_dbg(xhci, "Wrong hub descriptor type for "
508                                         "USB 3.0 roothub.\n");
509                         goto error;
510                 }
511                 xhci_hub_descriptor(hcd, xhci,
512                                 (struct usb_hub_descriptor *) buf);
513                 break;
514         case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
515                 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
516                         goto error;
517
518                 if (hcd->speed != HCD_USB3)
519                         goto error;
520
521                 memcpy(buf, &usb_bos_descriptor,
522                                 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
523                 temp = xhci_readl(xhci, &xhci->cap_regs->hcs_params3);
524                 buf[12] = HCS_U1_LATENCY(temp);
525                 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
526
527                 spin_unlock_irqrestore(&xhci->lock, flags);
528                 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
529         case GetPortStatus:
530                 if (!wIndex || wIndex > max_ports)
531                         goto error;
532                 wIndex--;
533                 status = 0;
534                 temp = xhci_readl(xhci, port_array[wIndex]);
535                 if (temp == 0xffffffff) {
536                         retval = -ENODEV;
537                         break;
538                 }
539                 xhci_dbg(xhci, "get port status, actual port %d status  = 0x%x\n", wIndex, temp);
540
541                 /* wPortChange bits */
542                 if (temp & PORT_CSC)
543                         status |= USB_PORT_STAT_C_CONNECTION << 16;
544                 if (temp & PORT_PEC)
545                         status |= USB_PORT_STAT_C_ENABLE << 16;
546                 if ((temp & PORT_OCC))
547                         status |= USB_PORT_STAT_C_OVERCURRENT << 16;
548                 if ((temp & PORT_RC))
549                         status |= USB_PORT_STAT_C_RESET << 16;
550                 /* USB3.0 only */
551                 if (hcd->speed == HCD_USB3) {
552                         if ((temp & PORT_PLC))
553                                 status |= USB_PORT_STAT_C_LINK_STATE << 16;
554                         if ((temp & PORT_WRC))
555                                 status |= USB_PORT_STAT_C_BH_RESET << 16;
556                 }
557
558                 if (hcd->speed != HCD_USB3) {
559                         if ((temp & PORT_PLS_MASK) == XDEV_U3
560                                         && (temp & PORT_POWER))
561                                 status |= USB_PORT_STAT_SUSPEND;
562                 }
563                 if ((temp & PORT_PLS_MASK) == XDEV_RESUME &&
564                                 !DEV_SUPERSPEED(temp)) {
565                         if ((temp & PORT_RESET) || !(temp & PORT_PE))
566                                 goto error;
567                         if (time_after_eq(jiffies,
568                                         bus_state->resume_done[wIndex])) {
569                                 xhci_dbg(xhci, "Resume USB2 port %d\n",
570                                         wIndex + 1);
571                                 bus_state->resume_done[wIndex] = 0;
572                                 xhci_set_link_state(xhci, port_array, wIndex,
573                                                         XDEV_U0);
574                                 xhci_dbg(xhci, "set port %d resume\n",
575                                         wIndex + 1);
576                                 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
577                                                                  wIndex + 1);
578                                 if (!slot_id) {
579                                         xhci_dbg(xhci, "slot_id is zero\n");
580                                         goto error;
581                                 }
582                                 xhci_ring_device(xhci, slot_id);
583                                 bus_state->port_c_suspend |= 1 << wIndex;
584                                 bus_state->suspended_ports &= ~(1 << wIndex);
585                         } else {
586                                 /*
587                                  * The resume has been signaling for less than
588                                  * 20ms. Report the port status as SUSPEND,
589                                  * let the usbcore check port status again
590                                  * and clear resume signaling later.
591                                  */
592                                 status |= USB_PORT_STAT_SUSPEND;
593                         }
594                 }
595                 if ((temp & PORT_PLS_MASK) == XDEV_U0
596                         && (temp & PORT_POWER)
597                         && (bus_state->suspended_ports & (1 << wIndex))) {
598                         bus_state->suspended_ports &= ~(1 << wIndex);
599                         if (hcd->speed != HCD_USB3)
600                                 bus_state->port_c_suspend |= 1 << wIndex;
601                 }
602                 if (temp & PORT_CONNECT) {
603                         status |= USB_PORT_STAT_CONNECTION;
604                         status |= xhci_port_speed(temp);
605                 }
606                 if (temp & PORT_PE)
607                         status |= USB_PORT_STAT_ENABLE;
608                 if (temp & PORT_OC)
609                         status |= USB_PORT_STAT_OVERCURRENT;
610                 if (temp & PORT_RESET)
611                         status |= USB_PORT_STAT_RESET;
612                 if (temp & PORT_POWER) {
613                         if (hcd->speed == HCD_USB3)
614                                 status |= USB_SS_PORT_STAT_POWER;
615                         else
616                                 status |= USB_PORT_STAT_POWER;
617                 }
618                 /* Update Port Link State for super speed ports*/
619                 if (hcd->speed == HCD_USB3) {
620                         xhci_hub_report_link_state(&status, temp);
621                 }
622                 if (bus_state->port_c_suspend & (1 << wIndex))
623                         status |= 1 << USB_PORT_FEAT_C_SUSPEND;
624                 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
625                 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
626                 break;
627         case SetPortFeature:
628                 if (wValue == USB_PORT_FEAT_LINK_STATE)
629                         link_state = (wIndex & 0xff00) >> 3;
630                 wIndex &= 0xff;
631                 if (!wIndex || wIndex > max_ports)
632                         goto error;
633                 wIndex--;
634                 temp = xhci_readl(xhci, port_array[wIndex]);
635                 if (temp == 0xffffffff) {
636                         retval = -ENODEV;
637                         break;
638                 }
639                 temp = xhci_port_state_to_neutral(temp);
640                 /* FIXME: What new port features do we need to support? */
641                 switch (wValue) {
642                 case USB_PORT_FEAT_SUSPEND:
643                         temp = xhci_readl(xhci, port_array[wIndex]);
644                         if ((temp & PORT_PLS_MASK) != XDEV_U0) {
645                                 /* Resume the port to U0 first */
646                                 xhci_set_link_state(xhci, port_array, wIndex,
647                                                         XDEV_U0);
648                                 spin_unlock_irqrestore(&xhci->lock, flags);
649                                 msleep(10);
650                                 spin_lock_irqsave(&xhci->lock, flags);
651                         }
652                         /* In spec software should not attempt to suspend
653                          * a port unless the port reports that it is in the
654                          * enabled (PED = â€˜1’,PLS < â€˜3’) state.
655                          */
656                         temp = xhci_readl(xhci, port_array[wIndex]);
657                         if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
658                                 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
659                                 xhci_warn(xhci, "USB core suspending device "
660                                           "not in U0/U1/U2.\n");
661                                 goto error;
662                         }
663
664                         slot_id = xhci_find_slot_id_by_port(hcd, xhci,
665                                         wIndex + 1);
666                         if (!slot_id) {
667                                 xhci_warn(xhci, "slot_id is zero\n");
668                                 goto error;
669                         }
670                         /* unlock to execute stop endpoint commands */
671                         spin_unlock_irqrestore(&xhci->lock, flags);
672                         xhci_stop_device(xhci, slot_id, 1);
673                         spin_lock_irqsave(&xhci->lock, flags);
674
675                         xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
676
677                         spin_unlock_irqrestore(&xhci->lock, flags);
678                         msleep(10); /* wait device to enter */
679                         spin_lock_irqsave(&xhci->lock, flags);
680
681                         temp = xhci_readl(xhci, port_array[wIndex]);
682                         bus_state->suspended_ports |= 1 << wIndex;
683                         break;
684                 case USB_PORT_FEAT_LINK_STATE:
685                         temp = xhci_readl(xhci, port_array[wIndex]);
686                         /* Software should not attempt to set
687                          * port link state above '5' (Rx.Detect) and the port
688                          * must be enabled.
689                          */
690                         if ((temp & PORT_PE) == 0 ||
691                                 (link_state > USB_SS_PORT_LS_RX_DETECT)) {
692                                 xhci_warn(xhci, "Cannot set link state.\n");
693                                 goto error;
694                         }
695
696                         if (link_state == USB_SS_PORT_LS_U3) {
697                                 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
698                                                 wIndex + 1);
699                                 if (slot_id) {
700                                         /* unlock to execute stop endpoint
701                                          * commands */
702                                         spin_unlock_irqrestore(&xhci->lock,
703                                                                 flags);
704                                         xhci_stop_device(xhci, slot_id, 1);
705                                         spin_lock_irqsave(&xhci->lock, flags);
706                                 }
707                         }
708
709                         xhci_set_link_state(xhci, port_array, wIndex,
710                                                 link_state);
711
712                         spin_unlock_irqrestore(&xhci->lock, flags);
713                         msleep(20); /* wait device to enter */
714                         spin_lock_irqsave(&xhci->lock, flags);
715
716                         temp = xhci_readl(xhci, port_array[wIndex]);
717                         if (link_state == USB_SS_PORT_LS_U3)
718                                 bus_state->suspended_ports |= 1 << wIndex;
719                         break;
720                 case USB_PORT_FEAT_POWER:
721                         /*
722                          * Turn on ports, even if there isn't per-port switching.
723                          * HC will report connect events even before this is set.
724                          * However, khubd will ignore the roothub events until
725                          * the roothub is registered.
726                          */
727                         xhci_writel(xhci, temp | PORT_POWER,
728                                         port_array[wIndex]);
729
730                         temp = xhci_readl(xhci, port_array[wIndex]);
731                         xhci_dbg(xhci, "set port power, actual port %d status  = 0x%x\n", wIndex, temp);
732                         break;
733                 case USB_PORT_FEAT_RESET:
734                         temp = (temp | PORT_RESET);
735                         xhci_writel(xhci, temp, port_array[wIndex]);
736
737                         temp = xhci_readl(xhci, port_array[wIndex]);
738                         xhci_dbg(xhci, "set port reset, actual port %d status  = 0x%x\n", wIndex, temp);
739                         break;
740                 case USB_PORT_FEAT_BH_PORT_RESET:
741                         temp |= PORT_WR;
742                         xhci_writel(xhci, temp, port_array[wIndex]);
743
744                         temp = xhci_readl(xhci, port_array[wIndex]);
745                         break;
746                 default:
747                         goto error;
748                 }
749                 /* unblock any posted writes */
750                 temp = xhci_readl(xhci, port_array[wIndex]);
751                 break;
752         case ClearPortFeature:
753                 if (!wIndex || wIndex > max_ports)
754                         goto error;
755                 wIndex--;
756                 temp = xhci_readl(xhci, port_array[wIndex]);
757                 if (temp == 0xffffffff) {
758                         retval = -ENODEV;
759                         break;
760                 }
761                 /* FIXME: What new port features do we need to support? */
762                 temp = xhci_port_state_to_neutral(temp);
763                 switch (wValue) {
764                 case USB_PORT_FEAT_SUSPEND:
765                         temp = xhci_readl(xhci, port_array[wIndex]);
766                         xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
767                         xhci_dbg(xhci, "PORTSC %04x\n", temp);
768                         if (temp & PORT_RESET)
769                                 goto error;
770                         if ((temp & PORT_PLS_MASK) == XDEV_U3) {
771                                 if ((temp & PORT_PE) == 0)
772                                         goto error;
773
774                                 xhci_set_link_state(xhci, port_array, wIndex,
775                                                         XDEV_RESUME);
776                                 spin_unlock_irqrestore(&xhci->lock, flags);
777                                 msleep(20);
778                                 spin_lock_irqsave(&xhci->lock, flags);
779                                 xhci_set_link_state(xhci, port_array, wIndex,
780                                                         XDEV_U0);
781                         }
782                         bus_state->port_c_suspend |= 1 << wIndex;
783
784                         slot_id = xhci_find_slot_id_by_port(hcd, xhci,
785                                         wIndex + 1);
786                         if (!slot_id) {
787                                 xhci_dbg(xhci, "slot_id is zero\n");
788                                 goto error;
789                         }
790                         xhci_ring_device(xhci, slot_id);
791                         break;
792                 case USB_PORT_FEAT_C_SUSPEND:
793                         bus_state->port_c_suspend &= ~(1 << wIndex);
794                 case USB_PORT_FEAT_C_RESET:
795                 case USB_PORT_FEAT_C_BH_PORT_RESET:
796                 case USB_PORT_FEAT_C_CONNECTION:
797                 case USB_PORT_FEAT_C_OVER_CURRENT:
798                 case USB_PORT_FEAT_C_ENABLE:
799                 case USB_PORT_FEAT_C_PORT_LINK_STATE:
800                         xhci_clear_port_change_bit(xhci, wValue, wIndex,
801                                         port_array[wIndex], temp);
802                         break;
803                 case USB_PORT_FEAT_ENABLE:
804                         xhci_disable_port(hcd, xhci, wIndex,
805                                         port_array[wIndex], temp);
806                         break;
807                 default:
808                         goto error;
809                 }
810                 break;
811         default:
812 error:
813                 /* "stall" on error */
814                 retval = -EPIPE;
815         }
816         spin_unlock_irqrestore(&xhci->lock, flags);
817         return retval;
818 }
819
820 /*
821  * Returns 0 if the status hasn't changed, or the number of bytes in buf.
822  * Ports are 0-indexed from the HCD point of view,
823  * and 1-indexed from the USB core pointer of view.
824  *
825  * Note that the status change bits will be cleared as soon as a port status
826  * change event is generated, so we use the saved status from that event.
827  */
828 int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
829 {
830         unsigned long flags;
831         u32 temp, status;
832         u32 mask;
833         int i, retval;
834         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
835         int max_ports;
836         __le32 __iomem **port_array;
837         struct xhci_bus_state *bus_state;
838
839         max_ports = xhci_get_ports(hcd, &port_array);
840         bus_state = &xhci->bus_state[hcd_index(hcd)];
841
842         /* Initial status is no changes */
843         retval = (max_ports + 8) / 8;
844         memset(buf, 0, retval);
845         status = 0;
846
847         mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC;
848
849         spin_lock_irqsave(&xhci->lock, flags);
850         /* For each port, did anything change?  If so, set that bit in buf. */
851         for (i = 0; i < max_ports; i++) {
852                 temp = xhci_readl(xhci, port_array[i]);
853                 if (temp == 0xffffffff) {
854                         retval = -ENODEV;
855                         break;
856                 }
857                 if ((temp & mask) != 0 ||
858                         (bus_state->port_c_suspend & 1 << i) ||
859                         (bus_state->resume_done[i] && time_after_eq(
860                             jiffies, bus_state->resume_done[i]))) {
861                         buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
862                         status = 1;
863                 }
864         }
865         spin_unlock_irqrestore(&xhci->lock, flags);
866         return status ? retval : 0;
867 }
868
869 #ifdef CONFIG_PM
870
871 int xhci_bus_suspend(struct usb_hcd *hcd)
872 {
873         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
874         int max_ports, port_index;
875         __le32 __iomem **port_array;
876         struct xhci_bus_state *bus_state;
877         unsigned long flags;
878
879         max_ports = xhci_get_ports(hcd, &port_array);
880         bus_state = &xhci->bus_state[hcd_index(hcd)];
881
882         spin_lock_irqsave(&xhci->lock, flags);
883
884         if (hcd->self.root_hub->do_remote_wakeup) {
885                 port_index = max_ports;
886                 while (port_index--) {
887                         if (bus_state->resume_done[port_index] != 0) {
888                                 spin_unlock_irqrestore(&xhci->lock, flags);
889                                 xhci_dbg(xhci, "suspend failed because "
890                                                 "port %d is resuming\n",
891                                                 port_index + 1);
892                                 return -EBUSY;
893                         }
894                 }
895         }
896
897         port_index = max_ports;
898         bus_state->bus_suspended = 0;
899         while (port_index--) {
900                 /* suspend the port if the port is not suspended */
901                 u32 t1, t2;
902                 int slot_id;
903
904                 t1 = xhci_readl(xhci, port_array[port_index]);
905                 t2 = xhci_port_state_to_neutral(t1);
906
907                 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
908                         xhci_dbg(xhci, "port %d not suspended\n", port_index);
909                         slot_id = xhci_find_slot_id_by_port(hcd, xhci,
910                                         port_index + 1);
911                         if (slot_id) {
912                                 spin_unlock_irqrestore(&xhci->lock, flags);
913                                 xhci_stop_device(xhci, slot_id, 1);
914                                 spin_lock_irqsave(&xhci->lock, flags);
915                         }
916                         t2 &= ~PORT_PLS_MASK;
917                         t2 |= PORT_LINK_STROBE | XDEV_U3;
918                         set_bit(port_index, &bus_state->bus_suspended);
919                 }
920                 if (hcd->self.root_hub->do_remote_wakeup) {
921                         if (t1 & PORT_CONNECT) {
922                                 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
923                                 t2 &= ~PORT_WKCONN_E;
924                         } else {
925                                 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
926                                 t2 &= ~PORT_WKDISC_E;
927                         }
928                 } else
929                         t2 &= ~PORT_WAKE_BITS;
930
931                 t1 = xhci_port_state_to_neutral(t1);
932                 if (t1 != t2)
933                         xhci_writel(xhci, t2, port_array[port_index]);
934
935                 if (hcd->speed != HCD_USB3) {
936                         /* enable remote wake up for USB 2.0 */
937                         __le32 __iomem *addr;
938                         u32 tmp;
939
940                         /* Add one to the port status register address to get
941                          * the port power control register address.
942                          */
943                         addr = port_array[port_index] + 1;
944                         tmp = xhci_readl(xhci, addr);
945                         tmp |= PORT_RWE;
946                         xhci_writel(xhci, tmp, addr);
947                 }
948         }
949         hcd->state = HC_STATE_SUSPENDED;
950         bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
951         spin_unlock_irqrestore(&xhci->lock, flags);
952         return 0;
953 }
954
955 int xhci_bus_resume(struct usb_hcd *hcd)
956 {
957         struct xhci_hcd *xhci = hcd_to_xhci(hcd);
958         int max_ports, port_index;
959         __le32 __iomem **port_array;
960         struct xhci_bus_state *bus_state;
961         u32 temp;
962         unsigned long flags;
963
964         max_ports = xhci_get_ports(hcd, &port_array);
965         bus_state = &xhci->bus_state[hcd_index(hcd)];
966
967         if (time_before(jiffies, bus_state->next_statechange))
968                 msleep(5);
969
970         spin_lock_irqsave(&xhci->lock, flags);
971         if (!HCD_HW_ACCESSIBLE(hcd)) {
972                 spin_unlock_irqrestore(&xhci->lock, flags);
973                 return -ESHUTDOWN;
974         }
975
976         /* delay the irqs */
977         temp = xhci_readl(xhci, &xhci->op_regs->command);
978         temp &= ~CMD_EIE;
979         xhci_writel(xhci, temp, &xhci->op_regs->command);
980
981         port_index = max_ports;
982         while (port_index--) {
983                 /* Check whether need resume ports. If needed
984                    resume port and disable remote wakeup */
985                 u32 temp;
986                 int slot_id;
987
988                 temp = xhci_readl(xhci, port_array[port_index]);
989                 if (DEV_SUPERSPEED(temp))
990                         temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
991                 else
992                         temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
993                 if (test_bit(port_index, &bus_state->bus_suspended) &&
994                     (temp & PORT_PLS_MASK)) {
995                         if (DEV_SUPERSPEED(temp)) {
996                                 xhci_set_link_state(xhci, port_array,
997                                                         port_index, XDEV_U0);
998                         } else {
999                                 xhci_set_link_state(xhci, port_array,
1000                                                 port_index, XDEV_RESUME);
1001
1002                                 spin_unlock_irqrestore(&xhci->lock, flags);
1003                                 msleep(20);
1004                                 spin_lock_irqsave(&xhci->lock, flags);
1005
1006                                 xhci_set_link_state(xhci, port_array,
1007                                                         port_index, XDEV_U0);
1008                         }
1009                         /* wait for the port to enter U0 and report port link
1010                          * state change.
1011                          */
1012                         spin_unlock_irqrestore(&xhci->lock, flags);
1013                         msleep(20);
1014                         spin_lock_irqsave(&xhci->lock, flags);
1015
1016                         /* Clear PLC */
1017                         xhci_test_and_clear_bit(xhci, port_array, port_index,
1018                                                 PORT_PLC);
1019
1020                         slot_id = xhci_find_slot_id_by_port(hcd,
1021                                         xhci, port_index + 1);
1022                         if (slot_id)
1023                                 xhci_ring_device(xhci, slot_id);
1024                 } else
1025                         xhci_writel(xhci, temp, port_array[port_index]);
1026
1027                 if (hcd->speed != HCD_USB3) {
1028                         /* disable remote wake up for USB 2.0 */
1029                         __le32 __iomem *addr;
1030                         u32 tmp;
1031
1032                         /* Add one to the port status register address to get
1033                          * the port power control register address.
1034                          */
1035                         addr = port_array[port_index] + 1;
1036                         tmp = xhci_readl(xhci, addr);
1037                         tmp &= ~PORT_RWE;
1038                         xhci_writel(xhci, tmp, addr);
1039                 }
1040         }
1041
1042         (void) xhci_readl(xhci, &xhci->op_regs->command);
1043
1044         bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
1045         /* re-enable irqs */
1046         temp = xhci_readl(xhci, &xhci->op_regs->command);
1047         temp |= CMD_EIE;
1048         xhci_writel(xhci, temp, &xhci->op_regs->command);
1049         temp = xhci_readl(xhci, &xhci->op_regs->command);
1050
1051         spin_unlock_irqrestore(&xhci->lock, flags);
1052         return 0;
1053 }
1054
1055 #endif  /* CONFIG_PM */