3 Broadcom B43 wireless driver
6 Copyright (c) 2005 Martin Langer <martin-langer@gmx.de>,
7 Copyright (c) 2005-2007 Stefano Brivio <stefano.brivio@polimi.it>
8 Copyright (c) 2005-2008 Michael Buesch <mb@bu3sch.de>
9 Copyright (c) 2005, 2006 Danny van Dyk <kugelfang@gentoo.org>
10 Copyright (c) 2005, 2006 Andreas Jaggi <andreas.jaggi@waterwave.ch>
12 This program is free software; you can redistribute it and/or modify
13 it under the terms of the GNU General Public License as published by
14 the Free Software Foundation; either version 2 of the License, or
15 (at your option) any later version.
17 This program is distributed in the hope that it will be useful,
18 but WITHOUT ANY WARRANTY; without even the implied warranty of
19 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 GNU General Public License for more details.
22 You should have received a copy of the GNU General Public License
23 along with this program; see the file COPYING. If not, write to
24 the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
25 Boston, MA 02110-1301, USA.
29 #include "phy_common.h"
38 int b43_phy_allocate(struct b43_wldev *dev)
40 struct b43_phy *phy = &(dev->phy);
47 phy->ops = &b43_phyops_a;
50 phy->ops = &b43_phyops_g;
53 #ifdef CONFIG_B43_NPHY
54 phy->ops = &b43_phyops_n;
58 #ifdef CONFIG_B43_PHY_LP
59 phy->ops = &b43_phyops_lp;
63 if (B43_WARN_ON(!phy->ops))
66 err = phy->ops->allocate(dev);
73 void b43_phy_free(struct b43_wldev *dev)
75 dev->phy.ops->free(dev);
79 int b43_phy_init(struct b43_wldev *dev)
81 struct b43_phy *phy = &dev->phy;
82 const struct b43_phy_operations *ops = phy->ops;
85 phy->channel = ops->get_default_chan(dev);
87 ops->software_rfkill(dev, false);
90 b43err(dev->wl, "PHY init failed\n");
93 /* Make sure to switch hardware and firmware (SHM) to
94 * the default channel. */
95 err = b43_switch_channel(dev, ops->get_default_chan(dev));
97 b43err(dev->wl, "PHY init: Channel switch to default failed\n");
107 ops->software_rfkill(dev, true);
112 void b43_phy_exit(struct b43_wldev *dev)
114 const struct b43_phy_operations *ops = dev->phy.ops;
116 ops->software_rfkill(dev, true);
121 bool b43_has_hardware_pctl(struct b43_wldev *dev)
123 if (!dev->phy.hardware_power_control)
125 if (!dev->phy.ops->supports_hwpctl)
127 return dev->phy.ops->supports_hwpctl(dev);
130 void b43_radio_lock(struct b43_wldev *dev)
135 B43_WARN_ON(dev->phy.radio_locked);
136 dev->phy.radio_locked = 1;
139 macctl = b43_read32(dev, B43_MMIO_MACCTL);
140 macctl |= B43_MACCTL_RADIOLOCK;
141 b43_write32(dev, B43_MMIO_MACCTL, macctl);
142 /* Commit the write and wait for the firmware
143 * to finish any radio register access. */
144 b43_read32(dev, B43_MMIO_MACCTL);
148 void b43_radio_unlock(struct b43_wldev *dev)
153 B43_WARN_ON(!dev->phy.radio_locked);
154 dev->phy.radio_locked = 0;
157 /* Commit any write */
158 b43_read16(dev, B43_MMIO_PHY_VER);
160 macctl = b43_read32(dev, B43_MMIO_MACCTL);
161 macctl &= ~B43_MACCTL_RADIOLOCK;
162 b43_write32(dev, B43_MMIO_MACCTL, macctl);
165 void b43_phy_lock(struct b43_wldev *dev)
168 B43_WARN_ON(dev->phy.phy_locked);
169 dev->phy.phy_locked = 1;
171 B43_WARN_ON(dev->dev->id.revision < 3);
173 if (!b43_is_mode(dev->wl, NL80211_IFTYPE_AP))
174 b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
177 void b43_phy_unlock(struct b43_wldev *dev)
180 B43_WARN_ON(!dev->phy.phy_locked);
181 dev->phy.phy_locked = 0;
183 B43_WARN_ON(dev->dev->id.revision < 3);
185 if (!b43_is_mode(dev->wl, NL80211_IFTYPE_AP))
186 b43_power_saving_ctl_bits(dev, 0);
189 static inline void assert_mac_suspended(struct b43_wldev *dev)
193 if ((b43_status(dev) >= B43_STAT_INITIALIZED) &&
194 (dev->mac_suspended <= 0)) {
195 b43dbg(dev->wl, "PHY/RADIO register access with "
201 u16 b43_radio_read(struct b43_wldev *dev, u16 reg)
203 assert_mac_suspended(dev);
204 return dev->phy.ops->radio_read(dev, reg);
207 void b43_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
209 assert_mac_suspended(dev);
210 dev->phy.ops->radio_write(dev, reg, value);
213 void b43_radio_mask(struct b43_wldev *dev, u16 offset, u16 mask)
215 b43_radio_write16(dev, offset,
216 b43_radio_read16(dev, offset) & mask);
219 void b43_radio_set(struct b43_wldev *dev, u16 offset, u16 set)
221 b43_radio_write16(dev, offset,
222 b43_radio_read16(dev, offset) | set);
225 void b43_radio_maskset(struct b43_wldev *dev, u16 offset, u16 mask, u16 set)
227 b43_radio_write16(dev, offset,
228 (b43_radio_read16(dev, offset) & mask) | set);
231 u16 b43_phy_read(struct b43_wldev *dev, u16 reg)
233 assert_mac_suspended(dev);
234 return dev->phy.ops->phy_read(dev, reg);
237 void b43_phy_write(struct b43_wldev *dev, u16 reg, u16 value)
239 assert_mac_suspended(dev);
240 dev->phy.ops->phy_write(dev, reg, value);
243 void b43_phy_copy(struct b43_wldev *dev, u16 destreg, u16 srcreg)
245 assert_mac_suspended(dev);
246 dev->phy.ops->phy_write(dev, destreg,
247 dev->phy.ops->phy_read(dev, srcreg));
250 void b43_phy_mask(struct b43_wldev *dev, u16 offset, u16 mask)
252 if (dev->phy.ops->phy_maskset) {
253 assert_mac_suspended(dev);
254 dev->phy.ops->phy_maskset(dev, offset, mask, 0);
256 b43_phy_write(dev, offset,
257 b43_phy_read(dev, offset) & mask);
261 void b43_phy_set(struct b43_wldev *dev, u16 offset, u16 set)
263 if (dev->phy.ops->phy_maskset) {
264 assert_mac_suspended(dev);
265 dev->phy.ops->phy_maskset(dev, offset, 0xFFFF, set);
267 b43_phy_write(dev, offset,
268 b43_phy_read(dev, offset) | set);
272 void b43_phy_maskset(struct b43_wldev *dev, u16 offset, u16 mask, u16 set)
274 if (dev->phy.ops->phy_maskset) {
275 assert_mac_suspended(dev);
276 dev->phy.ops->phy_maskset(dev, offset, mask, set);
278 b43_phy_write(dev, offset,
279 (b43_phy_read(dev, offset) & mask) | set);
283 int b43_switch_channel(struct b43_wldev *dev, unsigned int new_channel)
285 struct b43_phy *phy = &(dev->phy);
286 u16 channelcookie, savedcookie;
289 if (new_channel == B43_DEFAULT_CHANNEL)
290 new_channel = phy->ops->get_default_chan(dev);
292 /* First we set the channel radio code to prevent the
293 * firmware from sending ghost packets.
295 channelcookie = new_channel;
296 if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
297 channelcookie |= B43_SHM_SH_CHAN_5GHZ;
298 /* FIXME: set 40Mhz flag if required */
300 channelcookie |= B43_SHM_SH_CHAN_40MHZ;
301 savedcookie = b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN);
302 b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_CHAN, channelcookie);
304 /* Now try to switch the PHY hardware channel. */
305 err = phy->ops->switch_channel(dev, new_channel);
307 goto err_restore_cookie;
309 dev->phy.channel = new_channel;
310 /* Wait for the radio to tune to the channel and stabilize. */
316 b43_shm_write16(dev, B43_SHM_SHARED,
317 B43_SHM_SH_CHAN, savedcookie);
322 void b43_software_rfkill(struct b43_wldev *dev, bool blocked)
324 struct b43_phy *phy = &dev->phy;
326 b43_mac_suspend(dev);
327 phy->ops->software_rfkill(dev, blocked);
328 phy->radio_on = !blocked;
333 * b43_phy_txpower_adjust_work - TX power workqueue.
335 * Workqueue for updating the TX power parameters in hardware.
337 void b43_phy_txpower_adjust_work(struct work_struct *work)
339 struct b43_wl *wl = container_of(work, struct b43_wl,
340 txpower_adjust_work);
341 struct b43_wldev *dev;
343 mutex_lock(&wl->mutex);
344 dev = wl->current_dev;
346 if (likely(dev && (b43_status(dev) >= B43_STAT_STARTED)))
347 dev->phy.ops->adjust_txpower(dev);
349 mutex_unlock(&wl->mutex);
352 void b43_phy_txpower_check(struct b43_wldev *dev, unsigned int flags)
354 struct b43_phy *phy = &dev->phy;
355 unsigned long now = jiffies;
356 enum b43_txpwr_result result;
358 if (!(flags & B43_TXPWR_IGNORE_TIME)) {
359 /* Check if it's time for a TXpower check. */
360 if (time_before(now, phy->next_txpwr_check_time))
361 return; /* Not yet */
363 /* The next check will be needed in two seconds, or later. */
364 phy->next_txpwr_check_time = round_jiffies(now + (HZ * 2));
366 if ((dev->dev->bus->boardinfo.vendor == SSB_BOARDVENDOR_BCM) &&
367 (dev->dev->bus->boardinfo.type == SSB_BOARD_BU4306))
368 return; /* No software txpower adjustment needed */
370 result = phy->ops->recalc_txpower(dev, !!(flags & B43_TXPWR_IGNORE_TSSI));
371 if (result == B43_TXPWR_RES_DONE)
372 return; /* We are done. */
373 B43_WARN_ON(result != B43_TXPWR_RES_NEED_ADJUST);
374 B43_WARN_ON(phy->ops->adjust_txpower == NULL);
376 /* We must adjust the transmission power in hardware.
377 * Schedule b43_phy_txpower_adjust_work(). */
378 ieee80211_queue_work(dev->wl->hw, &dev->wl->txpower_adjust_work);
381 int b43_phy_shm_tssi_read(struct b43_wldev *dev, u16 shm_offset)
383 const bool is_ofdm = (shm_offset != B43_SHM_SH_TSSI_CCK);
384 unsigned int a, b, c, d;
385 unsigned int average;
388 tmp = b43_shm_read32(dev, B43_SHM_SHARED, shm_offset);
390 b = (tmp >> 8) & 0xFF;
391 c = (tmp >> 16) & 0xFF;
392 d = (tmp >> 24) & 0xFF;
393 if (a == 0 || a == B43_TSSI_MAX ||
394 b == 0 || b == B43_TSSI_MAX ||
395 c == 0 || c == B43_TSSI_MAX ||
396 d == 0 || d == B43_TSSI_MAX)
398 /* The values are OK. Clear them. */
399 tmp = B43_TSSI_MAX | (B43_TSSI_MAX << 8) |
400 (B43_TSSI_MAX << 16) | (B43_TSSI_MAX << 24);
401 b43_shm_write32(dev, B43_SHM_SHARED, shm_offset, tmp);
410 /* Get the average of the values with 0.5 added to each value. */
411 average = (a + b + c + d + 2) / 4;
413 /* Adjust for CCK-boost */
414 if (b43_shm_read16(dev, B43_SHM_SHARED, B43_SHM_SH_HOSTFLO)
416 average = (average >= 13) ? (average - 13) : 0;
422 void b43_phyop_switch_analog_generic(struct b43_wldev *dev, bool on)
424 b43_write16(dev, B43_MMIO_PHY0, on ? 0 : 0xF4);
427 /* http://bcm-v4.sipsolutions.net/802.11/PHY/Cordic */
428 struct b43_c32 b43_cordic(int theta)
430 u32 arctg[] = { 2949120, 1740967, 919879, 466945, 234379, 117304,
431 58666, 29335, 14668, 7334, 3667, 1833, 917, 458,
437 struct b43_c32 ret = { .i = 39797, .q = 0, };
439 while (theta > (180 << 16))
440 theta -= (360 << 16);
441 while (theta < -(180 << 16))
442 theta += (360 << 16);
444 if (theta > (90 << 16)) {
445 theta -= (180 << 16);
447 } else if (theta < -(90 << 16)) {
448 theta += (180 << 16);
452 for (i = 0; i <= 17; i++) {
454 tmp = ret.i - (ret.q >> i);
459 tmp = ret.i + (ret.q >> i);