drm/radeon/kms: rework DP bridge checks
[pandora-kernel.git] / drivers / gpu / drm / radeon / atombios_crtc.c
1 /*
2  * Copyright 2007-8 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  *
5  * Permission is hereby granted, free of charge, to any person obtaining a
6  * copy of this software and associated documentation files (the "Software"),
7  * to deal in the Software without restriction, including without limitation
8  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9  * and/or sell copies of the Software, and to permit persons to whom the
10  * Software is furnished to do so, subject to the following conditions:
11  *
12  * The above copyright notice and this permission notice shall be included in
13  * all copies or substantial portions of the Software.
14  *
15  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
18  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
19  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
20  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
21  * OTHER DEALINGS IN THE SOFTWARE.
22  *
23  * Authors: Dave Airlie
24  *          Alex Deucher
25  */
26 #include <drm/drmP.h>
27 #include <drm/drm_crtc_helper.h>
28 #include <drm/radeon_drm.h>
29 #include <drm/drm_fixed.h>
30 #include "radeon.h"
31 #include "atom.h"
32 #include "atom-bits.h"
33
34 static void atombios_overscan_setup(struct drm_crtc *crtc,
35                                     struct drm_display_mode *mode,
36                                     struct drm_display_mode *adjusted_mode)
37 {
38         struct drm_device *dev = crtc->dev;
39         struct radeon_device *rdev = dev->dev_private;
40         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
41         SET_CRTC_OVERSCAN_PS_ALLOCATION args;
42         int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_OverScan);
43         int a1, a2;
44
45         memset(&args, 0, sizeof(args));
46
47         args.ucCRTC = radeon_crtc->crtc_id;
48
49         switch (radeon_crtc->rmx_type) {
50         case RMX_CENTER:
51                 args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
52                 args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - mode->crtc_vdisplay) / 2);
53                 args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
54                 args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - mode->crtc_hdisplay) / 2);
55                 break;
56         case RMX_ASPECT:
57                 a1 = mode->crtc_vdisplay * adjusted_mode->crtc_hdisplay;
58                 a2 = adjusted_mode->crtc_vdisplay * mode->crtc_hdisplay;
59
60                 if (a1 > a2) {
61                         args.usOverscanLeft = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
62                         args.usOverscanRight = cpu_to_le16((adjusted_mode->crtc_hdisplay - (a2 / mode->crtc_vdisplay)) / 2);
63                 } else if (a2 > a1) {
64                         args.usOverscanTop = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
65                         args.usOverscanBottom = cpu_to_le16((adjusted_mode->crtc_vdisplay - (a1 / mode->crtc_hdisplay)) / 2);
66                 }
67                 break;
68         case RMX_FULL:
69         default:
70                 args.usOverscanRight = cpu_to_le16(radeon_crtc->h_border);
71                 args.usOverscanLeft = cpu_to_le16(radeon_crtc->h_border);
72                 args.usOverscanBottom = cpu_to_le16(radeon_crtc->v_border);
73                 args.usOverscanTop = cpu_to_le16(radeon_crtc->v_border);
74                 break;
75         }
76         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
77 }
78
79 static void atombios_scaler_setup(struct drm_crtc *crtc)
80 {
81         struct drm_device *dev = crtc->dev;
82         struct radeon_device *rdev = dev->dev_private;
83         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
84         ENABLE_SCALER_PS_ALLOCATION args;
85         int index = GetIndexIntoMasterTable(COMMAND, EnableScaler);
86
87         /* fixme - fill in enc_priv for atom dac */
88         enum radeon_tv_std tv_std = TV_STD_NTSC;
89         bool is_tv = false, is_cv = false;
90         struct drm_encoder *encoder;
91
92         if (!ASIC_IS_AVIVO(rdev) && radeon_crtc->crtc_id)
93                 return;
94
95         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
96                 /* find tv std */
97                 if (encoder->crtc == crtc) {
98                         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
99                         if (radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT) {
100                                 struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
101                                 tv_std = tv_dac->tv_std;
102                                 is_tv = true;
103                         }
104                 }
105         }
106
107         memset(&args, 0, sizeof(args));
108
109         args.ucScaler = radeon_crtc->crtc_id;
110
111         if (is_tv) {
112                 switch (tv_std) {
113                 case TV_STD_NTSC:
114                 default:
115                         args.ucTVStandard = ATOM_TV_NTSC;
116                         break;
117                 case TV_STD_PAL:
118                         args.ucTVStandard = ATOM_TV_PAL;
119                         break;
120                 case TV_STD_PAL_M:
121                         args.ucTVStandard = ATOM_TV_PALM;
122                         break;
123                 case TV_STD_PAL_60:
124                         args.ucTVStandard = ATOM_TV_PAL60;
125                         break;
126                 case TV_STD_NTSC_J:
127                         args.ucTVStandard = ATOM_TV_NTSCJ;
128                         break;
129                 case TV_STD_SCART_PAL:
130                         args.ucTVStandard = ATOM_TV_PAL; /* ??? */
131                         break;
132                 case TV_STD_SECAM:
133                         args.ucTVStandard = ATOM_TV_SECAM;
134                         break;
135                 case TV_STD_PAL_CN:
136                         args.ucTVStandard = ATOM_TV_PALCN;
137                         break;
138                 }
139                 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
140         } else if (is_cv) {
141                 args.ucTVStandard = ATOM_TV_CV;
142                 args.ucEnable = SCALER_ENABLE_MULTITAP_MODE;
143         } else {
144                 switch (radeon_crtc->rmx_type) {
145                 case RMX_FULL:
146                         args.ucEnable = ATOM_SCALER_EXPANSION;
147                         break;
148                 case RMX_CENTER:
149                         args.ucEnable = ATOM_SCALER_CENTER;
150                         break;
151                 case RMX_ASPECT:
152                         args.ucEnable = ATOM_SCALER_EXPANSION;
153                         break;
154                 default:
155                         if (ASIC_IS_AVIVO(rdev))
156                                 args.ucEnable = ATOM_SCALER_DISABLE;
157                         else
158                                 args.ucEnable = ATOM_SCALER_CENTER;
159                         break;
160                 }
161         }
162         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
163         if ((is_tv || is_cv)
164             && rdev->family >= CHIP_RV515 && rdev->family <= CHIP_R580) {
165                 atom_rv515_force_tv_scaler(rdev, radeon_crtc);
166         }
167 }
168
169 static void atombios_lock_crtc(struct drm_crtc *crtc, int lock)
170 {
171         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
172         struct drm_device *dev = crtc->dev;
173         struct radeon_device *rdev = dev->dev_private;
174         int index =
175             GetIndexIntoMasterTable(COMMAND, UpdateCRTC_DoubleBufferRegisters);
176         ENABLE_CRTC_PS_ALLOCATION args;
177
178         memset(&args, 0, sizeof(args));
179
180         args.ucCRTC = radeon_crtc->crtc_id;
181         args.ucEnable = lock;
182
183         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
184 }
185
186 static void atombios_enable_crtc(struct drm_crtc *crtc, int state)
187 {
188         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
189         struct drm_device *dev = crtc->dev;
190         struct radeon_device *rdev = dev->dev_private;
191         int index = GetIndexIntoMasterTable(COMMAND, EnableCRTC);
192         ENABLE_CRTC_PS_ALLOCATION args;
193
194         memset(&args, 0, sizeof(args));
195
196         args.ucCRTC = radeon_crtc->crtc_id;
197         args.ucEnable = state;
198
199         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
200 }
201
202 static void atombios_enable_crtc_memreq(struct drm_crtc *crtc, int state)
203 {
204         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
205         struct drm_device *dev = crtc->dev;
206         struct radeon_device *rdev = dev->dev_private;
207         int index = GetIndexIntoMasterTable(COMMAND, EnableCRTCMemReq);
208         ENABLE_CRTC_PS_ALLOCATION args;
209
210         memset(&args, 0, sizeof(args));
211
212         args.ucCRTC = radeon_crtc->crtc_id;
213         args.ucEnable = state;
214
215         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
216 }
217
218 static void atombios_blank_crtc(struct drm_crtc *crtc, int state)
219 {
220         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
221         struct drm_device *dev = crtc->dev;
222         struct radeon_device *rdev = dev->dev_private;
223         int index = GetIndexIntoMasterTable(COMMAND, BlankCRTC);
224         BLANK_CRTC_PS_ALLOCATION args;
225
226         memset(&args, 0, sizeof(args));
227
228         args.ucCRTC = radeon_crtc->crtc_id;
229         args.ucBlanking = state;
230
231         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
232 }
233
234 void atombios_crtc_dpms(struct drm_crtc *crtc, int mode)
235 {
236         struct drm_device *dev = crtc->dev;
237         struct radeon_device *rdev = dev->dev_private;
238         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
239
240         switch (mode) {
241         case DRM_MODE_DPMS_ON:
242                 radeon_crtc->enabled = true;
243                 /* adjust pm to dpms changes BEFORE enabling crtcs */
244                 radeon_pm_compute_clocks(rdev);
245                 atombios_enable_crtc(crtc, ATOM_ENABLE);
246                 if (ASIC_IS_DCE3(rdev))
247                         atombios_enable_crtc_memreq(crtc, ATOM_ENABLE);
248                 atombios_blank_crtc(crtc, ATOM_DISABLE);
249                 drm_vblank_post_modeset(dev, radeon_crtc->crtc_id);
250                 radeon_crtc_load_lut(crtc);
251                 break;
252         case DRM_MODE_DPMS_STANDBY:
253         case DRM_MODE_DPMS_SUSPEND:
254         case DRM_MODE_DPMS_OFF:
255                 drm_vblank_pre_modeset(dev, radeon_crtc->crtc_id);
256                 if (radeon_crtc->enabled)
257                         atombios_blank_crtc(crtc, ATOM_ENABLE);
258                 if (ASIC_IS_DCE3(rdev))
259                         atombios_enable_crtc_memreq(crtc, ATOM_DISABLE);
260                 atombios_enable_crtc(crtc, ATOM_DISABLE);
261                 radeon_crtc->enabled = false;
262                 /* adjust pm to dpms changes AFTER disabling crtcs */
263                 radeon_pm_compute_clocks(rdev);
264                 break;
265         }
266 }
267
268 static void
269 atombios_set_crtc_dtd_timing(struct drm_crtc *crtc,
270                              struct drm_display_mode *mode)
271 {
272         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
273         struct drm_device *dev = crtc->dev;
274         struct radeon_device *rdev = dev->dev_private;
275         SET_CRTC_USING_DTD_TIMING_PARAMETERS args;
276         int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_UsingDTDTiming);
277         u16 misc = 0;
278
279         memset(&args, 0, sizeof(args));
280         args.usH_Size = cpu_to_le16(mode->crtc_hdisplay - (radeon_crtc->h_border * 2));
281         args.usH_Blanking_Time =
282                 cpu_to_le16(mode->crtc_hblank_end - mode->crtc_hdisplay + (radeon_crtc->h_border * 2));
283         args.usV_Size = cpu_to_le16(mode->crtc_vdisplay - (radeon_crtc->v_border * 2));
284         args.usV_Blanking_Time =
285                 cpu_to_le16(mode->crtc_vblank_end - mode->crtc_vdisplay + (radeon_crtc->v_border * 2));
286         args.usH_SyncOffset =
287                 cpu_to_le16(mode->crtc_hsync_start - mode->crtc_hdisplay + radeon_crtc->h_border);
288         args.usH_SyncWidth =
289                 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
290         args.usV_SyncOffset =
291                 cpu_to_le16(mode->crtc_vsync_start - mode->crtc_vdisplay + radeon_crtc->v_border);
292         args.usV_SyncWidth =
293                 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
294         args.ucH_Border = radeon_crtc->h_border;
295         args.ucV_Border = radeon_crtc->v_border;
296
297         if (mode->flags & DRM_MODE_FLAG_NVSYNC)
298                 misc |= ATOM_VSYNC_POLARITY;
299         if (mode->flags & DRM_MODE_FLAG_NHSYNC)
300                 misc |= ATOM_HSYNC_POLARITY;
301         if (mode->flags & DRM_MODE_FLAG_CSYNC)
302                 misc |= ATOM_COMPOSITESYNC;
303         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
304                 misc |= ATOM_INTERLACE;
305         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
306                 misc |= ATOM_DOUBLE_CLOCK_MODE;
307
308         args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
309         args.ucCRTC = radeon_crtc->crtc_id;
310
311         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
312 }
313
314 static void atombios_crtc_set_timing(struct drm_crtc *crtc,
315                                      struct drm_display_mode *mode)
316 {
317         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
318         struct drm_device *dev = crtc->dev;
319         struct radeon_device *rdev = dev->dev_private;
320         SET_CRTC_TIMING_PARAMETERS_PS_ALLOCATION args;
321         int index = GetIndexIntoMasterTable(COMMAND, SetCRTC_Timing);
322         u16 misc = 0;
323
324         memset(&args, 0, sizeof(args));
325         args.usH_Total = cpu_to_le16(mode->crtc_htotal);
326         args.usH_Disp = cpu_to_le16(mode->crtc_hdisplay);
327         args.usH_SyncStart = cpu_to_le16(mode->crtc_hsync_start);
328         args.usH_SyncWidth =
329                 cpu_to_le16(mode->crtc_hsync_end - mode->crtc_hsync_start);
330         args.usV_Total = cpu_to_le16(mode->crtc_vtotal);
331         args.usV_Disp = cpu_to_le16(mode->crtc_vdisplay);
332         args.usV_SyncStart = cpu_to_le16(mode->crtc_vsync_start);
333         args.usV_SyncWidth =
334                 cpu_to_le16(mode->crtc_vsync_end - mode->crtc_vsync_start);
335
336         args.ucOverscanRight = radeon_crtc->h_border;
337         args.ucOverscanLeft = radeon_crtc->h_border;
338         args.ucOverscanBottom = radeon_crtc->v_border;
339         args.ucOverscanTop = radeon_crtc->v_border;
340
341         if (mode->flags & DRM_MODE_FLAG_NVSYNC)
342                 misc |= ATOM_VSYNC_POLARITY;
343         if (mode->flags & DRM_MODE_FLAG_NHSYNC)
344                 misc |= ATOM_HSYNC_POLARITY;
345         if (mode->flags & DRM_MODE_FLAG_CSYNC)
346                 misc |= ATOM_COMPOSITESYNC;
347         if (mode->flags & DRM_MODE_FLAG_INTERLACE)
348                 misc |= ATOM_INTERLACE;
349         if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
350                 misc |= ATOM_DOUBLE_CLOCK_MODE;
351
352         args.susModeMiscInfo.usAccess = cpu_to_le16(misc);
353         args.ucCRTC = radeon_crtc->crtc_id;
354
355         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
356 }
357
358 static void atombios_disable_ss(struct drm_crtc *crtc)
359 {
360         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
361         struct drm_device *dev = crtc->dev;
362         struct radeon_device *rdev = dev->dev_private;
363         u32 ss_cntl;
364
365         if (ASIC_IS_DCE4(rdev)) {
366                 switch (radeon_crtc->pll_id) {
367                 case ATOM_PPLL1:
368                         ss_cntl = RREG32(EVERGREEN_P1PLL_SS_CNTL);
369                         ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
370                         WREG32(EVERGREEN_P1PLL_SS_CNTL, ss_cntl);
371                         break;
372                 case ATOM_PPLL2:
373                         ss_cntl = RREG32(EVERGREEN_P2PLL_SS_CNTL);
374                         ss_cntl &= ~EVERGREEN_PxPLL_SS_EN;
375                         WREG32(EVERGREEN_P2PLL_SS_CNTL, ss_cntl);
376                         break;
377                 case ATOM_DCPLL:
378                 case ATOM_PPLL_INVALID:
379                         return;
380                 }
381         } else if (ASIC_IS_AVIVO(rdev)) {
382                 switch (radeon_crtc->pll_id) {
383                 case ATOM_PPLL1:
384                         ss_cntl = RREG32(AVIVO_P1PLL_INT_SS_CNTL);
385                         ss_cntl &= ~1;
386                         WREG32(AVIVO_P1PLL_INT_SS_CNTL, ss_cntl);
387                         break;
388                 case ATOM_PPLL2:
389                         ss_cntl = RREG32(AVIVO_P2PLL_INT_SS_CNTL);
390                         ss_cntl &= ~1;
391                         WREG32(AVIVO_P2PLL_INT_SS_CNTL, ss_cntl);
392                         break;
393                 case ATOM_DCPLL:
394                 case ATOM_PPLL_INVALID:
395                         return;
396                 }
397         }
398 }
399
400
401 union atom_enable_ss {
402         ENABLE_LVDS_SS_PARAMETERS lvds_ss;
403         ENABLE_LVDS_SS_PARAMETERS_V2 lvds_ss_2;
404         ENABLE_SPREAD_SPECTRUM_ON_PPLL_PS_ALLOCATION v1;
405         ENABLE_SPREAD_SPECTRUM_ON_PPLL_V2 v2;
406         ENABLE_SPREAD_SPECTRUM_ON_PPLL_V3 v3;
407 };
408
409 static void atombios_crtc_program_ss(struct drm_crtc *crtc,
410                                      int enable,
411                                      int pll_id,
412                                      struct radeon_atom_ss *ss)
413 {
414         struct drm_device *dev = crtc->dev;
415         struct radeon_device *rdev = dev->dev_private;
416         int index = GetIndexIntoMasterTable(COMMAND, EnableSpreadSpectrumOnPPLL);
417         union atom_enable_ss args;
418
419         memset(&args, 0, sizeof(args));
420
421         if (ASIC_IS_DCE5(rdev)) {
422                 args.v3.usSpreadSpectrumAmountFrac = cpu_to_le16(0);
423                 args.v3.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
424                 switch (pll_id) {
425                 case ATOM_PPLL1:
426                         args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P1PLL;
427                         args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
428                         args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
429                         break;
430                 case ATOM_PPLL2:
431                         args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_P2PLL;
432                         args.v3.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
433                         args.v3.usSpreadSpectrumStep = cpu_to_le16(ss->step);
434                         break;
435                 case ATOM_DCPLL:
436                         args.v3.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V3_DCPLL;
437                         args.v3.usSpreadSpectrumAmount = cpu_to_le16(0);
438                         args.v3.usSpreadSpectrumStep = cpu_to_le16(0);
439                         break;
440                 case ATOM_PPLL_INVALID:
441                         return;
442                 }
443                 args.v3.ucEnable = enable;
444                 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK))
445                         args.v3.ucEnable = ATOM_DISABLE;
446         } else if (ASIC_IS_DCE4(rdev)) {
447                 args.v2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
448                 args.v2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
449                 switch (pll_id) {
450                 case ATOM_PPLL1:
451                         args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P1PLL;
452                         args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
453                         args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
454                         break;
455                 case ATOM_PPLL2:
456                         args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_P2PLL;
457                         args.v2.usSpreadSpectrumAmount = cpu_to_le16(ss->amount);
458                         args.v2.usSpreadSpectrumStep = cpu_to_le16(ss->step);
459                         break;
460                 case ATOM_DCPLL:
461                         args.v2.ucSpreadSpectrumType |= ATOM_PPLL_SS_TYPE_V2_DCPLL;
462                         args.v2.usSpreadSpectrumAmount = cpu_to_le16(0);
463                         args.v2.usSpreadSpectrumStep = cpu_to_le16(0);
464                         break;
465                 case ATOM_PPLL_INVALID:
466                         return;
467                 }
468                 args.v2.ucEnable = enable;
469                 if ((ss->percentage == 0) || (ss->type & ATOM_EXTERNAL_SS_MASK) || ASIC_IS_DCE41(rdev))
470                         args.v2.ucEnable = ATOM_DISABLE;
471         } else if (ASIC_IS_DCE3(rdev)) {
472                 args.v1.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
473                 args.v1.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
474                 args.v1.ucSpreadSpectrumStep = ss->step;
475                 args.v1.ucSpreadSpectrumDelay = ss->delay;
476                 args.v1.ucSpreadSpectrumRange = ss->range;
477                 args.v1.ucPpll = pll_id;
478                 args.v1.ucEnable = enable;
479         } else if (ASIC_IS_AVIVO(rdev)) {
480                 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
481                     (ss->type & ATOM_EXTERNAL_SS_MASK)) {
482                         atombios_disable_ss(crtc);
483                         return;
484                 }
485                 args.lvds_ss_2.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
486                 args.lvds_ss_2.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
487                 args.lvds_ss_2.ucSpreadSpectrumStep = ss->step;
488                 args.lvds_ss_2.ucSpreadSpectrumDelay = ss->delay;
489                 args.lvds_ss_2.ucSpreadSpectrumRange = ss->range;
490                 args.lvds_ss_2.ucEnable = enable;
491         } else {
492                 if ((enable == ATOM_DISABLE) || (ss->percentage == 0) ||
493                     (ss->type & ATOM_EXTERNAL_SS_MASK)) {
494                         atombios_disable_ss(crtc);
495                         return;
496                 }
497                 args.lvds_ss.usSpreadSpectrumPercentage = cpu_to_le16(ss->percentage);
498                 args.lvds_ss.ucSpreadSpectrumType = ss->type & ATOM_SS_CENTRE_SPREAD_MODE_MASK;
499                 args.lvds_ss.ucSpreadSpectrumStepSize_Delay = (ss->step & 3) << 2;
500                 args.lvds_ss.ucSpreadSpectrumStepSize_Delay |= (ss->delay & 7) << 4;
501                 args.lvds_ss.ucEnable = enable;
502         }
503         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
504 }
505
506 union adjust_pixel_clock {
507         ADJUST_DISPLAY_PLL_PS_ALLOCATION v1;
508         ADJUST_DISPLAY_PLL_PS_ALLOCATION_V3 v3;
509 };
510
511 static u32 atombios_adjust_pll(struct drm_crtc *crtc,
512                                struct drm_display_mode *mode,
513                                struct radeon_pll *pll,
514                                bool ss_enabled,
515                                struct radeon_atom_ss *ss)
516 {
517         struct drm_device *dev = crtc->dev;
518         struct radeon_device *rdev = dev->dev_private;
519         struct drm_encoder *encoder = NULL;
520         struct radeon_encoder *radeon_encoder = NULL;
521         struct drm_connector *connector = NULL;
522         u32 adjusted_clock = mode->clock;
523         int encoder_mode = 0;
524         u32 dp_clock = mode->clock;
525         int bpc = 8;
526
527         /* reset the pll flags */
528         pll->flags = 0;
529
530         if (ASIC_IS_AVIVO(rdev)) {
531                 if ((rdev->family == CHIP_RS600) ||
532                     (rdev->family == CHIP_RS690) ||
533                     (rdev->family == CHIP_RS740))
534                         pll->flags |= (/*RADEON_PLL_USE_FRAC_FB_DIV |*/
535                                        RADEON_PLL_PREFER_CLOSEST_LOWER);
536
537                 if (ASIC_IS_DCE32(rdev) && mode->clock > 200000)        /* range limits??? */
538                         pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
539                 else
540                         pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
541
542                 if (rdev->family < CHIP_RV770)
543                         pll->flags |= RADEON_PLL_PREFER_MINM_OVER_MAXP;
544         } else {
545                 pll->flags |= RADEON_PLL_LEGACY;
546
547                 if (mode->clock > 200000)       /* range limits??? */
548                         pll->flags |= RADEON_PLL_PREFER_HIGH_FB_DIV;
549                 else
550                         pll->flags |= RADEON_PLL_PREFER_LOW_REF_DIV;
551         }
552
553         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
554                 if (encoder->crtc == crtc) {
555                         radeon_encoder = to_radeon_encoder(encoder);
556                         connector = radeon_get_connector_for_encoder(encoder);
557                         if (connector)
558                                 bpc = connector->display_info.bpc;
559                         encoder_mode = atombios_get_encoder_mode(encoder);
560                         if ((radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) ||
561                             (radeon_encoder_get_dp_bridge_encoder_id(encoder) != ENCODER_OBJECT_ID_NONE)) {
562                                 if (connector) {
563                                         struct radeon_connector *radeon_connector = to_radeon_connector(connector);
564                                         struct radeon_connector_atom_dig *dig_connector =
565                                                 radeon_connector->con_priv;
566
567                                         dp_clock = dig_connector->dp_clock;
568                                 }
569                         }
570
571                         /* use recommended ref_div for ss */
572                         if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
573                                 if (ss_enabled) {
574                                         if (ss->refdiv) {
575                                                 pll->flags |= RADEON_PLL_USE_REF_DIV;
576                                                 pll->reference_div = ss->refdiv;
577                                                 if (ASIC_IS_AVIVO(rdev))
578                                                         pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
579                                         }
580                                 }
581                         }
582
583                         if (ASIC_IS_AVIVO(rdev)) {
584                                 /* DVO wants 2x pixel clock if the DVO chip is in 12 bit mode */
585                                 if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1)
586                                         adjusted_clock = mode->clock * 2;
587                                 if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
588                                         pll->flags |= RADEON_PLL_PREFER_CLOSEST_LOWER;
589                                 if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
590                                         pll->flags |= RADEON_PLL_IS_LCD;
591                         } else {
592                                 if (encoder->encoder_type != DRM_MODE_ENCODER_DAC)
593                                         pll->flags |= RADEON_PLL_NO_ODD_POST_DIV;
594                                 if (encoder->encoder_type == DRM_MODE_ENCODER_LVDS)
595                                         pll->flags |= RADEON_PLL_USE_REF_DIV;
596                         }
597                         break;
598                 }
599         }
600
601         /* DCE3+ has an AdjustDisplayPll that will adjust the pixel clock
602          * accordingly based on the encoder/transmitter to work around
603          * special hw requirements.
604          */
605         if (ASIC_IS_DCE3(rdev)) {
606                 union adjust_pixel_clock args;
607                 u8 frev, crev;
608                 int index;
609
610                 index = GetIndexIntoMasterTable(COMMAND, AdjustDisplayPll);
611                 if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
612                                            &crev))
613                         return adjusted_clock;
614
615                 memset(&args, 0, sizeof(args));
616
617                 switch (frev) {
618                 case 1:
619                         switch (crev) {
620                         case 1:
621                         case 2:
622                                 args.v1.usPixelClock = cpu_to_le16(mode->clock / 10);
623                                 args.v1.ucTransmitterID = radeon_encoder->encoder_id;
624                                 args.v1.ucEncodeMode = encoder_mode;
625                                 if (ss_enabled && ss->percentage)
626                                         args.v1.ucConfig |=
627                                                 ADJUST_DISPLAY_CONFIG_SS_ENABLE;
628
629                                 atom_execute_table(rdev->mode_info.atom_context,
630                                                    index, (uint32_t *)&args);
631                                 adjusted_clock = le16_to_cpu(args.v1.usPixelClock) * 10;
632                                 break;
633                         case 3:
634                                 args.v3.sInput.usPixelClock = cpu_to_le16(mode->clock / 10);
635                                 args.v3.sInput.ucTransmitterID = radeon_encoder->encoder_id;
636                                 args.v3.sInput.ucEncodeMode = encoder_mode;
637                                 args.v3.sInput.ucDispPllConfig = 0;
638                                 if (ss_enabled && ss->percentage)
639                                         args.v3.sInput.ucDispPllConfig |=
640                                                 DISPPLL_CONFIG_SS_ENABLE;
641                                 if (encoder_mode == ATOM_ENCODER_MODE_DP) {
642                                         args.v3.sInput.ucDispPllConfig |=
643                                                 DISPPLL_CONFIG_COHERENT_MODE;
644                                         /* 16200 or 27000 */
645                                         args.v3.sInput.usPixelClock = cpu_to_le16(dp_clock / 10);
646                                 } else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
647                                         struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
648                                         if (encoder_mode == ATOM_ENCODER_MODE_HDMI)
649                                                 /* deep color support */
650                                                 args.v3.sInput.usPixelClock =
651                                                         cpu_to_le16((mode->clock * bpc / 8) / 10);
652                                         if (dig->coherent_mode)
653                                                 args.v3.sInput.ucDispPllConfig |=
654                                                         DISPPLL_CONFIG_COHERENT_MODE;
655                                         if (mode->clock > 165000)
656                                                 args.v3.sInput.ucDispPllConfig |=
657                                                         DISPPLL_CONFIG_DUAL_LINK;
658                                 }
659                                 if (radeon_encoder_get_dp_bridge_encoder_id(encoder) !=
660                                     ENCODER_OBJECT_ID_NONE)
661                                         args.v3.sInput.ucExtTransmitterID =
662                                                 radeon_encoder_get_dp_bridge_encoder_id(encoder);
663                                 else
664                                         args.v3.sInput.ucExtTransmitterID = 0;
665
666                                 atom_execute_table(rdev->mode_info.atom_context,
667                                                    index, (uint32_t *)&args);
668                                 adjusted_clock = le32_to_cpu(args.v3.sOutput.ulDispPllFreq) * 10;
669                                 if (args.v3.sOutput.ucRefDiv) {
670                                         pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
671                                         pll->flags |= RADEON_PLL_USE_REF_DIV;
672                                         pll->reference_div = args.v3.sOutput.ucRefDiv;
673                                 }
674                                 if (args.v3.sOutput.ucPostDiv) {
675                                         pll->flags |= RADEON_PLL_USE_FRAC_FB_DIV;
676                                         pll->flags |= RADEON_PLL_USE_POST_DIV;
677                                         pll->post_div = args.v3.sOutput.ucPostDiv;
678                                 }
679                                 break;
680                         default:
681                                 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
682                                 return adjusted_clock;
683                         }
684                         break;
685                 default:
686                         DRM_ERROR("Unknown table version %d %d\n", frev, crev);
687                         return adjusted_clock;
688                 }
689         }
690         return adjusted_clock;
691 }
692
693 union set_pixel_clock {
694         SET_PIXEL_CLOCK_PS_ALLOCATION base;
695         PIXEL_CLOCK_PARAMETERS v1;
696         PIXEL_CLOCK_PARAMETERS_V2 v2;
697         PIXEL_CLOCK_PARAMETERS_V3 v3;
698         PIXEL_CLOCK_PARAMETERS_V5 v5;
699         PIXEL_CLOCK_PARAMETERS_V6 v6;
700 };
701
702 /* on DCE5, make sure the voltage is high enough to support the
703  * required disp clk.
704  */
705 static void atombios_crtc_set_dcpll(struct drm_crtc *crtc,
706                                     u32 dispclk)
707 {
708         struct drm_device *dev = crtc->dev;
709         struct radeon_device *rdev = dev->dev_private;
710         u8 frev, crev;
711         int index;
712         union set_pixel_clock args;
713
714         memset(&args, 0, sizeof(args));
715
716         index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
717         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
718                                    &crev))
719                 return;
720
721         switch (frev) {
722         case 1:
723                 switch (crev) {
724                 case 5:
725                         /* if the default dcpll clock is specified,
726                          * SetPixelClock provides the dividers
727                          */
728                         args.v5.ucCRTC = ATOM_CRTC_INVALID;
729                         args.v5.usPixelClock = cpu_to_le16(dispclk);
730                         args.v5.ucPpll = ATOM_DCPLL;
731                         break;
732                 case 6:
733                         /* if the default dcpll clock is specified,
734                          * SetPixelClock provides the dividers
735                          */
736                         args.v6.ulDispEngClkFreq = cpu_to_le32(dispclk);
737                         args.v6.ucPpll = ATOM_DCPLL;
738                         break;
739                 default:
740                         DRM_ERROR("Unknown table version %d %d\n", frev, crev);
741                         return;
742                 }
743                 break;
744         default:
745                 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
746                 return;
747         }
748         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
749 }
750
751 static void atombios_crtc_program_pll(struct drm_crtc *crtc,
752                                       u32 crtc_id,
753                                       int pll_id,
754                                       u32 encoder_mode,
755                                       u32 encoder_id,
756                                       u32 clock,
757                                       u32 ref_div,
758                                       u32 fb_div,
759                                       u32 frac_fb_div,
760                                       u32 post_div,
761                                       int bpc,
762                                       bool ss_enabled,
763                                       struct radeon_atom_ss *ss)
764 {
765         struct drm_device *dev = crtc->dev;
766         struct radeon_device *rdev = dev->dev_private;
767         u8 frev, crev;
768         int index = GetIndexIntoMasterTable(COMMAND, SetPixelClock);
769         union set_pixel_clock args;
770
771         memset(&args, 0, sizeof(args));
772
773         if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev,
774                                    &crev))
775                 return;
776
777         switch (frev) {
778         case 1:
779                 switch (crev) {
780                 case 1:
781                         if (clock == ATOM_DISABLE)
782                                 return;
783                         args.v1.usPixelClock = cpu_to_le16(clock / 10);
784                         args.v1.usRefDiv = cpu_to_le16(ref_div);
785                         args.v1.usFbDiv = cpu_to_le16(fb_div);
786                         args.v1.ucFracFbDiv = frac_fb_div;
787                         args.v1.ucPostDiv = post_div;
788                         args.v1.ucPpll = pll_id;
789                         args.v1.ucCRTC = crtc_id;
790                         args.v1.ucRefDivSrc = 1;
791                         break;
792                 case 2:
793                         args.v2.usPixelClock = cpu_to_le16(clock / 10);
794                         args.v2.usRefDiv = cpu_to_le16(ref_div);
795                         args.v2.usFbDiv = cpu_to_le16(fb_div);
796                         args.v2.ucFracFbDiv = frac_fb_div;
797                         args.v2.ucPostDiv = post_div;
798                         args.v2.ucPpll = pll_id;
799                         args.v2.ucCRTC = crtc_id;
800                         args.v2.ucRefDivSrc = 1;
801                         break;
802                 case 3:
803                         args.v3.usPixelClock = cpu_to_le16(clock / 10);
804                         args.v3.usRefDiv = cpu_to_le16(ref_div);
805                         args.v3.usFbDiv = cpu_to_le16(fb_div);
806                         args.v3.ucFracFbDiv = frac_fb_div;
807                         args.v3.ucPostDiv = post_div;
808                         args.v3.ucPpll = pll_id;
809                         args.v3.ucMiscInfo = (pll_id << 2);
810                         if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
811                                 args.v3.ucMiscInfo |= PIXEL_CLOCK_MISC_REF_DIV_SRC;
812                         args.v3.ucTransmitterId = encoder_id;
813                         args.v3.ucEncoderMode = encoder_mode;
814                         break;
815                 case 5:
816                         args.v5.ucCRTC = crtc_id;
817                         args.v5.usPixelClock = cpu_to_le16(clock / 10);
818                         args.v5.ucRefDiv = ref_div;
819                         args.v5.usFbDiv = cpu_to_le16(fb_div);
820                         args.v5.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
821                         args.v5.ucPostDiv = post_div;
822                         args.v5.ucMiscInfo = 0; /* HDMI depth, etc. */
823                         if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
824                                 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_REF_DIV_SRC;
825                         switch (bpc) {
826                         case 8:
827                         default:
828                                 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_24BPP;
829                                 break;
830                         case 10:
831                                 args.v5.ucMiscInfo |= PIXEL_CLOCK_V5_MISC_HDMI_30BPP;
832                                 break;
833                         }
834                         args.v5.ucTransmitterID = encoder_id;
835                         args.v5.ucEncoderMode = encoder_mode;
836                         args.v5.ucPpll = pll_id;
837                         break;
838                 case 6:
839                         args.v6.ulDispEngClkFreq = cpu_to_le32(crtc_id << 24 | clock / 10);
840                         args.v6.ucRefDiv = ref_div;
841                         args.v6.usFbDiv = cpu_to_le16(fb_div);
842                         args.v6.ulFbDivDecFrac = cpu_to_le32(frac_fb_div * 100000);
843                         args.v6.ucPostDiv = post_div;
844                         args.v6.ucMiscInfo = 0; /* HDMI depth, etc. */
845                         if (ss_enabled && (ss->type & ATOM_EXTERNAL_SS_MASK))
846                                 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_REF_DIV_SRC;
847                         switch (bpc) {
848                         case 8:
849                         default:
850                                 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_24BPP;
851                                 break;
852                         case 10:
853                                 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_30BPP;
854                                 break;
855                         case 12:
856                                 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_36BPP;
857                                 break;
858                         case 16:
859                                 args.v6.ucMiscInfo |= PIXEL_CLOCK_V6_MISC_HDMI_48BPP;
860                                 break;
861                         }
862                         args.v6.ucTransmitterID = encoder_id;
863                         args.v6.ucEncoderMode = encoder_mode;
864                         args.v6.ucPpll = pll_id;
865                         break;
866                 default:
867                         DRM_ERROR("Unknown table version %d %d\n", frev, crev);
868                         return;
869                 }
870                 break;
871         default:
872                 DRM_ERROR("Unknown table version %d %d\n", frev, crev);
873                 return;
874         }
875
876         atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
877 }
878
879 static void atombios_crtc_set_pll(struct drm_crtc *crtc, struct drm_display_mode *mode)
880 {
881         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
882         struct drm_device *dev = crtc->dev;
883         struct radeon_device *rdev = dev->dev_private;
884         struct drm_encoder *encoder = NULL;
885         struct radeon_encoder *radeon_encoder = NULL;
886         u32 pll_clock = mode->clock;
887         u32 ref_div = 0, fb_div = 0, frac_fb_div = 0, post_div = 0;
888         struct radeon_pll *pll;
889         u32 adjusted_clock;
890         int encoder_mode = 0;
891         struct radeon_atom_ss ss;
892         bool ss_enabled = false;
893         int bpc = 8;
894
895         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
896                 if (encoder->crtc == crtc) {
897                         radeon_encoder = to_radeon_encoder(encoder);
898                         encoder_mode = atombios_get_encoder_mode(encoder);
899                         break;
900                 }
901         }
902
903         if (!radeon_encoder)
904                 return;
905
906         switch (radeon_crtc->pll_id) {
907         case ATOM_PPLL1:
908                 pll = &rdev->clock.p1pll;
909                 break;
910         case ATOM_PPLL2:
911                 pll = &rdev->clock.p2pll;
912                 break;
913         case ATOM_DCPLL:
914         case ATOM_PPLL_INVALID:
915         default:
916                 pll = &rdev->clock.dcpll;
917                 break;
918         }
919
920         if (radeon_encoder->active_device &
921             (ATOM_DEVICE_LCD_SUPPORT | ATOM_DEVICE_DFP_SUPPORT)) {
922                 struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
923                 struct drm_connector *connector =
924                         radeon_get_connector_for_encoder(encoder);
925                 struct radeon_connector *radeon_connector =
926                         to_radeon_connector(connector);
927                 struct radeon_connector_atom_dig *dig_connector =
928                         radeon_connector->con_priv;
929                 int dp_clock;
930                 bpc = connector->display_info.bpc;
931
932                 switch (encoder_mode) {
933                 case ATOM_ENCODER_MODE_DP:
934                         /* DP/eDP */
935                         dp_clock = dig_connector->dp_clock / 10;
936                         if (ASIC_IS_DCE4(rdev))
937                                 ss_enabled =
938                                         radeon_atombios_get_asic_ss_info(rdev, &ss,
939                                                                          ASIC_INTERNAL_SS_ON_DP,
940                                                                          dp_clock);
941                         else {
942                                 if (dp_clock == 16200) {
943                                         ss_enabled =
944                                                 radeon_atombios_get_ppll_ss_info(rdev, &ss,
945                                                                                  ATOM_DP_SS_ID2);
946                                         if (!ss_enabled)
947                                                 ss_enabled =
948                                                         radeon_atombios_get_ppll_ss_info(rdev, &ss,
949                                                                                          ATOM_DP_SS_ID1);
950                                 } else
951                                         ss_enabled =
952                                                 radeon_atombios_get_ppll_ss_info(rdev, &ss,
953                                                                                  ATOM_DP_SS_ID1);
954                         }
955                         break;
956                 case ATOM_ENCODER_MODE_LVDS:
957                         if (ASIC_IS_DCE4(rdev))
958                                 ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
959                                                                               dig->lcd_ss_id,
960                                                                               mode->clock / 10);
961                         else
962                                 ss_enabled = radeon_atombios_get_ppll_ss_info(rdev, &ss,
963                                                                               dig->lcd_ss_id);
964                         break;
965                 case ATOM_ENCODER_MODE_DVI:
966                         if (ASIC_IS_DCE4(rdev))
967                                 ss_enabled =
968                                         radeon_atombios_get_asic_ss_info(rdev, &ss,
969                                                                          ASIC_INTERNAL_SS_ON_TMDS,
970                                                                          mode->clock / 10);
971                         break;
972                 case ATOM_ENCODER_MODE_HDMI:
973                         if (ASIC_IS_DCE4(rdev))
974                                 ss_enabled =
975                                         radeon_atombios_get_asic_ss_info(rdev, &ss,
976                                                                          ASIC_INTERNAL_SS_ON_HDMI,
977                                                                          mode->clock / 10);
978                         break;
979                 default:
980                         break;
981                 }
982         }
983
984         /* adjust pixel clock as needed */
985         adjusted_clock = atombios_adjust_pll(crtc, mode, pll, ss_enabled, &ss);
986
987         if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
988                 /* TV seems to prefer the legacy algo on some boards */
989                 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
990                                           &ref_div, &post_div);
991         else if (ASIC_IS_AVIVO(rdev))
992                 radeon_compute_pll_avivo(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
993                                          &ref_div, &post_div);
994         else
995                 radeon_compute_pll_legacy(pll, adjusted_clock, &pll_clock, &fb_div, &frac_fb_div,
996                                           &ref_div, &post_div);
997
998         atombios_crtc_program_ss(crtc, ATOM_DISABLE, radeon_crtc->pll_id, &ss);
999
1000         atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1001                                   encoder_mode, radeon_encoder->encoder_id, mode->clock,
1002                                   ref_div, fb_div, frac_fb_div, post_div, bpc, ss_enabled, &ss);
1003
1004         if (ss_enabled) {
1005                 /* calculate ss amount and step size */
1006                 if (ASIC_IS_DCE4(rdev)) {
1007                         u32 step_size;
1008                         u32 amount = (((fb_div * 10) + frac_fb_div) * ss.percentage) / 10000;
1009                         ss.amount = (amount / 10) & ATOM_PPLL_SS_AMOUNT_V2_FBDIV_MASK;
1010                         ss.amount |= ((amount - (amount / 10)) << ATOM_PPLL_SS_AMOUNT_V2_NFRAC_SHIFT) &
1011                                 ATOM_PPLL_SS_AMOUNT_V2_NFRAC_MASK;
1012                         if (ss.type & ATOM_PPLL_SS_TYPE_V2_CENTRE_SPREAD)
1013                                 step_size = (4 * amount * ref_div * (ss.rate * 2048)) /
1014                                         (125 * 25 * pll->reference_freq / 100);
1015                         else
1016                                 step_size = (2 * amount * ref_div * (ss.rate * 2048)) /
1017                                         (125 * 25 * pll->reference_freq / 100);
1018                         ss.step = step_size;
1019                 }
1020
1021                 atombios_crtc_program_ss(crtc, ATOM_ENABLE, radeon_crtc->pll_id, &ss);
1022         }
1023 }
1024
1025 static int dce4_crtc_do_set_base(struct drm_crtc *crtc,
1026                                  struct drm_framebuffer *fb,
1027                                  int x, int y, int atomic)
1028 {
1029         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1030         struct drm_device *dev = crtc->dev;
1031         struct radeon_device *rdev = dev->dev_private;
1032         struct radeon_framebuffer *radeon_fb;
1033         struct drm_framebuffer *target_fb;
1034         struct drm_gem_object *obj;
1035         struct radeon_bo *rbo;
1036         uint64_t fb_location;
1037         uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1038         u32 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_NONE);
1039         u32 tmp, viewport_w, viewport_h;
1040         int r;
1041
1042         /* no fb bound */
1043         if (!atomic && !crtc->fb) {
1044                 DRM_DEBUG_KMS("No FB bound\n");
1045                 return 0;
1046         }
1047
1048         if (atomic) {
1049                 radeon_fb = to_radeon_framebuffer(fb);
1050                 target_fb = fb;
1051         }
1052         else {
1053                 radeon_fb = to_radeon_framebuffer(crtc->fb);
1054                 target_fb = crtc->fb;
1055         }
1056
1057         /* If atomic, assume fb object is pinned & idle & fenced and
1058          * just update base pointers
1059          */
1060         obj = radeon_fb->obj;
1061         rbo = gem_to_radeon_bo(obj);
1062         r = radeon_bo_reserve(rbo, false);
1063         if (unlikely(r != 0))
1064                 return r;
1065
1066         if (atomic)
1067                 fb_location = radeon_bo_gpu_offset(rbo);
1068         else {
1069                 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1070                 if (unlikely(r != 0)) {
1071                         radeon_bo_unreserve(rbo);
1072                         return -EINVAL;
1073                 }
1074         }
1075
1076         radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1077         radeon_bo_unreserve(rbo);
1078
1079         switch (target_fb->bits_per_pixel) {
1080         case 8:
1081                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_8BPP) |
1082                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_INDEXED));
1083                 break;
1084         case 15:
1085                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1086                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB1555));
1087                 break;
1088         case 16:
1089                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_16BPP) |
1090                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB565));
1091 #ifdef __BIG_ENDIAN
1092                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN16);
1093 #endif
1094                 break;
1095         case 24:
1096         case 32:
1097                 fb_format = (EVERGREEN_GRPH_DEPTH(EVERGREEN_GRPH_DEPTH_32BPP) |
1098                              EVERGREEN_GRPH_FORMAT(EVERGREEN_GRPH_FORMAT_ARGB8888));
1099 #ifdef __BIG_ENDIAN
1100                 fb_swap = EVERGREEN_GRPH_ENDIAN_SWAP(EVERGREEN_GRPH_ENDIAN_8IN32);
1101 #endif
1102                 break;
1103         default:
1104                 DRM_ERROR("Unsupported screen depth %d\n",
1105                           target_fb->bits_per_pixel);
1106                 return -EINVAL;
1107         }
1108
1109         if (tiling_flags & RADEON_TILING_MACRO)
1110                 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_2D_TILED_THIN1);
1111         else if (tiling_flags & RADEON_TILING_MICRO)
1112                 fb_format |= EVERGREEN_GRPH_ARRAY_MODE(EVERGREEN_GRPH_ARRAY_1D_TILED_THIN1);
1113
1114         switch (radeon_crtc->crtc_id) {
1115         case 0:
1116                 WREG32(AVIVO_D1VGA_CONTROL, 0);
1117                 break;
1118         case 1:
1119                 WREG32(AVIVO_D2VGA_CONTROL, 0);
1120                 break;
1121         case 2:
1122                 WREG32(EVERGREEN_D3VGA_CONTROL, 0);
1123                 break;
1124         case 3:
1125                 WREG32(EVERGREEN_D4VGA_CONTROL, 0);
1126                 break;
1127         case 4:
1128                 WREG32(EVERGREEN_D5VGA_CONTROL, 0);
1129                 break;
1130         case 5:
1131                 WREG32(EVERGREEN_D6VGA_CONTROL, 0);
1132                 break;
1133         default:
1134                 break;
1135         }
1136
1137         WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1138                upper_32_bits(fb_location));
1139         WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + radeon_crtc->crtc_offset,
1140                upper_32_bits(fb_location));
1141         WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1142                (u32)fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1143         WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1144                (u32) fb_location & EVERGREEN_GRPH_SURFACE_ADDRESS_MASK);
1145         WREG32(EVERGREEN_GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1146         WREG32(EVERGREEN_GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1147
1148         WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1149         WREG32(EVERGREEN_GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1150         WREG32(EVERGREEN_GRPH_X_START + radeon_crtc->crtc_offset, 0);
1151         WREG32(EVERGREEN_GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1152         WREG32(EVERGREEN_GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1153         WREG32(EVERGREEN_GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1154
1155         fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
1156         WREG32(EVERGREEN_GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1157         WREG32(EVERGREEN_GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1158
1159         WREG32(EVERGREEN_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1160                crtc->mode.vdisplay);
1161         x &= ~3;
1162         y &= ~1;
1163         WREG32(EVERGREEN_VIEWPORT_START + radeon_crtc->crtc_offset,
1164                (x << 16) | y);
1165         viewport_w = crtc->mode.hdisplay;
1166         viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1167         WREG32(EVERGREEN_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1168                (viewport_w << 16) | viewport_h);
1169
1170         /* pageflip setup */
1171         /* make sure flip is at vb rather than hb */
1172         tmp = RREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1173         tmp &= ~EVERGREEN_GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1174         WREG32(EVERGREEN_GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1175
1176         /* set pageflip to happen anywhere in vblank interval */
1177         WREG32(EVERGREEN_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1178
1179         if (!atomic && fb && fb != crtc->fb) {
1180                 radeon_fb = to_radeon_framebuffer(fb);
1181                 rbo = gem_to_radeon_bo(radeon_fb->obj);
1182                 r = radeon_bo_reserve(rbo, false);
1183                 if (unlikely(r != 0))
1184                         return r;
1185                 radeon_bo_unpin(rbo);
1186                 radeon_bo_unreserve(rbo);
1187         }
1188
1189         /* Bytes per pixel may have changed */
1190         radeon_bandwidth_update(rdev);
1191
1192         return 0;
1193 }
1194
1195 static int avivo_crtc_do_set_base(struct drm_crtc *crtc,
1196                                   struct drm_framebuffer *fb,
1197                                   int x, int y, int atomic)
1198 {
1199         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1200         struct drm_device *dev = crtc->dev;
1201         struct radeon_device *rdev = dev->dev_private;
1202         struct radeon_framebuffer *radeon_fb;
1203         struct drm_gem_object *obj;
1204         struct radeon_bo *rbo;
1205         struct drm_framebuffer *target_fb;
1206         uint64_t fb_location;
1207         uint32_t fb_format, fb_pitch_pixels, tiling_flags;
1208         u32 fb_swap = R600_D1GRPH_SWAP_ENDIAN_NONE;
1209         u32 tmp, viewport_w, viewport_h;
1210         int r;
1211
1212         /* no fb bound */
1213         if (!atomic && !crtc->fb) {
1214                 DRM_DEBUG_KMS("No FB bound\n");
1215                 return 0;
1216         }
1217
1218         if (atomic) {
1219                 radeon_fb = to_radeon_framebuffer(fb);
1220                 target_fb = fb;
1221         }
1222         else {
1223                 radeon_fb = to_radeon_framebuffer(crtc->fb);
1224                 target_fb = crtc->fb;
1225         }
1226
1227         obj = radeon_fb->obj;
1228         rbo = gem_to_radeon_bo(obj);
1229         r = radeon_bo_reserve(rbo, false);
1230         if (unlikely(r != 0))
1231                 return r;
1232
1233         /* If atomic, assume fb object is pinned & idle & fenced and
1234          * just update base pointers
1235          */
1236         if (atomic)
1237                 fb_location = radeon_bo_gpu_offset(rbo);
1238         else {
1239                 r = radeon_bo_pin(rbo, RADEON_GEM_DOMAIN_VRAM, &fb_location);
1240                 if (unlikely(r != 0)) {
1241                         radeon_bo_unreserve(rbo);
1242                         return -EINVAL;
1243                 }
1244         }
1245         radeon_bo_get_tiling_flags(rbo, &tiling_flags, NULL);
1246         radeon_bo_unreserve(rbo);
1247
1248         switch (target_fb->bits_per_pixel) {
1249         case 8:
1250                 fb_format =
1251                     AVIVO_D1GRPH_CONTROL_DEPTH_8BPP |
1252                     AVIVO_D1GRPH_CONTROL_8BPP_INDEXED;
1253                 break;
1254         case 15:
1255                 fb_format =
1256                     AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1257                     AVIVO_D1GRPH_CONTROL_16BPP_ARGB1555;
1258                 break;
1259         case 16:
1260                 fb_format =
1261                     AVIVO_D1GRPH_CONTROL_DEPTH_16BPP |
1262                     AVIVO_D1GRPH_CONTROL_16BPP_RGB565;
1263 #ifdef __BIG_ENDIAN
1264                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_16BIT;
1265 #endif
1266                 break;
1267         case 24:
1268         case 32:
1269                 fb_format =
1270                     AVIVO_D1GRPH_CONTROL_DEPTH_32BPP |
1271                     AVIVO_D1GRPH_CONTROL_32BPP_ARGB8888;
1272 #ifdef __BIG_ENDIAN
1273                 fb_swap = R600_D1GRPH_SWAP_ENDIAN_32BIT;
1274 #endif
1275                 break;
1276         default:
1277                 DRM_ERROR("Unsupported screen depth %d\n",
1278                           target_fb->bits_per_pixel);
1279                 return -EINVAL;
1280         }
1281
1282         if (rdev->family >= CHIP_R600) {
1283                 if (tiling_flags & RADEON_TILING_MACRO)
1284                         fb_format |= R600_D1GRPH_ARRAY_MODE_2D_TILED_THIN1;
1285                 else if (tiling_flags & RADEON_TILING_MICRO)
1286                         fb_format |= R600_D1GRPH_ARRAY_MODE_1D_TILED_THIN1;
1287         } else {
1288                 if (tiling_flags & RADEON_TILING_MACRO)
1289                         fb_format |= AVIVO_D1GRPH_MACRO_ADDRESS_MODE;
1290
1291                 if (tiling_flags & RADEON_TILING_MICRO)
1292                         fb_format |= AVIVO_D1GRPH_TILED;
1293         }
1294
1295         if (radeon_crtc->crtc_id == 0)
1296                 WREG32(AVIVO_D1VGA_CONTROL, 0);
1297         else
1298                 WREG32(AVIVO_D2VGA_CONTROL, 0);
1299
1300         if (rdev->family >= CHIP_RV770) {
1301                 if (radeon_crtc->crtc_id) {
1302                         WREG32(R700_D2GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1303                         WREG32(R700_D2GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1304                 } else {
1305                         WREG32(R700_D1GRPH_PRIMARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1306                         WREG32(R700_D1GRPH_SECONDARY_SURFACE_ADDRESS_HIGH, upper_32_bits(fb_location));
1307                 }
1308         }
1309         WREG32(AVIVO_D1GRPH_PRIMARY_SURFACE_ADDRESS + radeon_crtc->crtc_offset,
1310                (u32) fb_location);
1311         WREG32(AVIVO_D1GRPH_SECONDARY_SURFACE_ADDRESS +
1312                radeon_crtc->crtc_offset, (u32) fb_location);
1313         WREG32(AVIVO_D1GRPH_CONTROL + radeon_crtc->crtc_offset, fb_format);
1314         if (rdev->family >= CHIP_R600)
1315                 WREG32(R600_D1GRPH_SWAP_CONTROL + radeon_crtc->crtc_offset, fb_swap);
1316
1317         WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_X + radeon_crtc->crtc_offset, 0);
1318         WREG32(AVIVO_D1GRPH_SURFACE_OFFSET_Y + radeon_crtc->crtc_offset, 0);
1319         WREG32(AVIVO_D1GRPH_X_START + radeon_crtc->crtc_offset, 0);
1320         WREG32(AVIVO_D1GRPH_Y_START + radeon_crtc->crtc_offset, 0);
1321         WREG32(AVIVO_D1GRPH_X_END + radeon_crtc->crtc_offset, target_fb->width);
1322         WREG32(AVIVO_D1GRPH_Y_END + radeon_crtc->crtc_offset, target_fb->height);
1323
1324         fb_pitch_pixels = target_fb->pitch / (target_fb->bits_per_pixel / 8);
1325         WREG32(AVIVO_D1GRPH_PITCH + radeon_crtc->crtc_offset, fb_pitch_pixels);
1326         WREG32(AVIVO_D1GRPH_ENABLE + radeon_crtc->crtc_offset, 1);
1327
1328         WREG32(AVIVO_D1MODE_DESKTOP_HEIGHT + radeon_crtc->crtc_offset,
1329                crtc->mode.vdisplay);
1330         x &= ~3;
1331         y &= ~1;
1332         WREG32(AVIVO_D1MODE_VIEWPORT_START + radeon_crtc->crtc_offset,
1333                (x << 16) | y);
1334         viewport_w = crtc->mode.hdisplay;
1335         viewport_h = (crtc->mode.vdisplay + 1) & ~1;
1336         WREG32(AVIVO_D1MODE_VIEWPORT_SIZE + radeon_crtc->crtc_offset,
1337                (viewport_w << 16) | viewport_h);
1338
1339         /* pageflip setup */
1340         /* make sure flip is at vb rather than hb */
1341         tmp = RREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset);
1342         tmp &= ~AVIVO_D1GRPH_SURFACE_UPDATE_H_RETRACE_EN;
1343         WREG32(AVIVO_D1GRPH_FLIP_CONTROL + radeon_crtc->crtc_offset, tmp);
1344
1345         /* set pageflip to happen anywhere in vblank interval */
1346         WREG32(AVIVO_D1MODE_MASTER_UPDATE_MODE + radeon_crtc->crtc_offset, 0);
1347
1348         if (!atomic && fb && fb != crtc->fb) {
1349                 radeon_fb = to_radeon_framebuffer(fb);
1350                 rbo = gem_to_radeon_bo(radeon_fb->obj);
1351                 r = radeon_bo_reserve(rbo, false);
1352                 if (unlikely(r != 0))
1353                         return r;
1354                 radeon_bo_unpin(rbo);
1355                 radeon_bo_unreserve(rbo);
1356         }
1357
1358         /* Bytes per pixel may have changed */
1359         radeon_bandwidth_update(rdev);
1360
1361         return 0;
1362 }
1363
1364 int atombios_crtc_set_base(struct drm_crtc *crtc, int x, int y,
1365                            struct drm_framebuffer *old_fb)
1366 {
1367         struct drm_device *dev = crtc->dev;
1368         struct radeon_device *rdev = dev->dev_private;
1369
1370         if (ASIC_IS_DCE4(rdev))
1371                 return dce4_crtc_do_set_base(crtc, old_fb, x, y, 0);
1372         else if (ASIC_IS_AVIVO(rdev))
1373                 return avivo_crtc_do_set_base(crtc, old_fb, x, y, 0);
1374         else
1375                 return radeon_crtc_do_set_base(crtc, old_fb, x, y, 0);
1376 }
1377
1378 int atombios_crtc_set_base_atomic(struct drm_crtc *crtc,
1379                                   struct drm_framebuffer *fb,
1380                                   int x, int y, enum mode_set_atomic state)
1381 {
1382        struct drm_device *dev = crtc->dev;
1383        struct radeon_device *rdev = dev->dev_private;
1384
1385         if (ASIC_IS_DCE4(rdev))
1386                 return dce4_crtc_do_set_base(crtc, fb, x, y, 1);
1387         else if (ASIC_IS_AVIVO(rdev))
1388                 return avivo_crtc_do_set_base(crtc, fb, x, y, 1);
1389         else
1390                 return radeon_crtc_do_set_base(crtc, fb, x, y, 1);
1391 }
1392
1393 /* properly set additional regs when using atombios */
1394 static void radeon_legacy_atom_fixup(struct drm_crtc *crtc)
1395 {
1396         struct drm_device *dev = crtc->dev;
1397         struct radeon_device *rdev = dev->dev_private;
1398         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1399         u32 disp_merge_cntl;
1400
1401         switch (radeon_crtc->crtc_id) {
1402         case 0:
1403                 disp_merge_cntl = RREG32(RADEON_DISP_MERGE_CNTL);
1404                 disp_merge_cntl &= ~RADEON_DISP_RGB_OFFSET_EN;
1405                 WREG32(RADEON_DISP_MERGE_CNTL, disp_merge_cntl);
1406                 break;
1407         case 1:
1408                 disp_merge_cntl = RREG32(RADEON_DISP2_MERGE_CNTL);
1409                 disp_merge_cntl &= ~RADEON_DISP2_RGB_OFFSET_EN;
1410                 WREG32(RADEON_DISP2_MERGE_CNTL, disp_merge_cntl);
1411                 WREG32(RADEON_FP_H2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_H_SYNC_STRT_WID));
1412                 WREG32(RADEON_FP_V2_SYNC_STRT_WID,   RREG32(RADEON_CRTC2_V_SYNC_STRT_WID));
1413                 break;
1414         }
1415 }
1416
1417 static int radeon_atom_pick_pll(struct drm_crtc *crtc)
1418 {
1419         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1420         struct drm_device *dev = crtc->dev;
1421         struct radeon_device *rdev = dev->dev_private;
1422         struct drm_encoder *test_encoder;
1423         struct drm_crtc *test_crtc;
1424         uint32_t pll_in_use = 0;
1425
1426         if (ASIC_IS_DCE4(rdev)) {
1427                 list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
1428                         if (test_encoder->crtc && (test_encoder->crtc == crtc)) {
1429                                 /* in DP mode, the DP ref clock can come from PPLL, DCPLL, or ext clock,
1430                                  * depending on the asic:
1431                                  * DCE4: PPLL or ext clock
1432                                  * DCE5: DCPLL or ext clock
1433                                  *
1434                                  * Setting ATOM_PPLL_INVALID will cause SetPixelClock to skip
1435                                  * PPLL/DCPLL programming and only program the DP DTO for the
1436                                  * crtc virtual pixel clock.
1437                                  */
1438                                 if (atombios_get_encoder_mode(test_encoder) == ATOM_ENCODER_MODE_DP) {
1439                                         if (ASIC_IS_DCE5(rdev) || rdev->clock.dp_extclk)
1440                                                 return ATOM_PPLL_INVALID;
1441                                 }
1442                         }
1443                 }
1444
1445                 /* otherwise, pick one of the plls */
1446                 list_for_each_entry(test_crtc, &dev->mode_config.crtc_list, head) {
1447                         struct radeon_crtc *radeon_test_crtc;
1448
1449                         if (crtc == test_crtc)
1450                                 continue;
1451
1452                         radeon_test_crtc = to_radeon_crtc(test_crtc);
1453                         if ((radeon_test_crtc->pll_id >= ATOM_PPLL1) &&
1454                             (radeon_test_crtc->pll_id <= ATOM_PPLL2))
1455                                 pll_in_use |= (1 << radeon_test_crtc->pll_id);
1456                 }
1457                 if (!(pll_in_use & 1))
1458                         return ATOM_PPLL1;
1459                 return ATOM_PPLL2;
1460         } else
1461                 return radeon_crtc->crtc_id;
1462
1463 }
1464
1465 int atombios_crtc_mode_set(struct drm_crtc *crtc,
1466                            struct drm_display_mode *mode,
1467                            struct drm_display_mode *adjusted_mode,
1468                            int x, int y, struct drm_framebuffer *old_fb)
1469 {
1470         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1471         struct drm_device *dev = crtc->dev;
1472         struct radeon_device *rdev = dev->dev_private;
1473         struct drm_encoder *encoder;
1474         bool is_tvcv = false;
1475
1476         list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
1477                 /* find tv std */
1478                 if (encoder->crtc == crtc) {
1479                         struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
1480                         if (radeon_encoder->active_device &
1481                             (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
1482                                 is_tvcv = true;
1483                 }
1484         }
1485
1486         /* always set DCPLL */
1487         if (ASIC_IS_DCE4(rdev)) {
1488                 struct radeon_atom_ss ss;
1489                 bool ss_enabled = radeon_atombios_get_asic_ss_info(rdev, &ss,
1490                                                                    ASIC_INTERNAL_SS_ON_DCPLL,
1491                                                                    rdev->clock.default_dispclk);
1492                 if (ss_enabled)
1493                         atombios_crtc_program_ss(crtc, ATOM_DISABLE, ATOM_DCPLL, &ss);
1494                 /* XXX: DCE5, make sure voltage, dispclk is high enough */
1495                 atombios_crtc_set_dcpll(crtc, rdev->clock.default_dispclk);
1496                 if (ss_enabled)
1497                         atombios_crtc_program_ss(crtc, ATOM_ENABLE, ATOM_DCPLL, &ss);
1498         }
1499         atombios_crtc_set_pll(crtc, adjusted_mode);
1500
1501         if (ASIC_IS_DCE4(rdev))
1502                 atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1503         else if (ASIC_IS_AVIVO(rdev)) {
1504                 if (is_tvcv)
1505                         atombios_crtc_set_timing(crtc, adjusted_mode);
1506                 else
1507                         atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1508         } else {
1509                 atombios_crtc_set_timing(crtc, adjusted_mode);
1510                 if (radeon_crtc->crtc_id == 0)
1511                         atombios_set_crtc_dtd_timing(crtc, adjusted_mode);
1512                 radeon_legacy_atom_fixup(crtc);
1513         }
1514         atombios_crtc_set_base(crtc, x, y, old_fb);
1515         atombios_overscan_setup(crtc, mode, adjusted_mode);
1516         atombios_scaler_setup(crtc);
1517         return 0;
1518 }
1519
1520 static bool atombios_crtc_mode_fixup(struct drm_crtc *crtc,
1521                                      struct drm_display_mode *mode,
1522                                      struct drm_display_mode *adjusted_mode)
1523 {
1524         struct drm_device *dev = crtc->dev;
1525         struct radeon_device *rdev = dev->dev_private;
1526
1527         /* adjust pm to upcoming mode change */
1528         radeon_pm_compute_clocks(rdev);
1529
1530         if (!radeon_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
1531                 return false;
1532         return true;
1533 }
1534
1535 static void atombios_crtc_prepare(struct drm_crtc *crtc)
1536 {
1537         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1538
1539         /* pick pll */
1540         radeon_crtc->pll_id = radeon_atom_pick_pll(crtc);
1541
1542         atombios_lock_crtc(crtc, ATOM_ENABLE);
1543         atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1544 }
1545
1546 static void atombios_crtc_commit(struct drm_crtc *crtc)
1547 {
1548         atombios_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
1549         atombios_lock_crtc(crtc, ATOM_DISABLE);
1550 }
1551
1552 static void atombios_crtc_disable(struct drm_crtc *crtc)
1553 {
1554         struct radeon_crtc *radeon_crtc = to_radeon_crtc(crtc);
1555         struct radeon_atom_ss ss;
1556
1557         atombios_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
1558
1559         switch (radeon_crtc->pll_id) {
1560         case ATOM_PPLL1:
1561         case ATOM_PPLL2:
1562                 /* disable the ppll */
1563                 atombios_crtc_program_pll(crtc, radeon_crtc->crtc_id, radeon_crtc->pll_id,
1564                                           0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
1565                 break;
1566         default:
1567                 break;
1568         }
1569         radeon_crtc->pll_id = -1;
1570 }
1571
1572 static const struct drm_crtc_helper_funcs atombios_helper_funcs = {
1573         .dpms = atombios_crtc_dpms,
1574         .mode_fixup = atombios_crtc_mode_fixup,
1575         .mode_set = atombios_crtc_mode_set,
1576         .mode_set_base = atombios_crtc_set_base,
1577         .mode_set_base_atomic = atombios_crtc_set_base_atomic,
1578         .prepare = atombios_crtc_prepare,
1579         .commit = atombios_crtc_commit,
1580         .load_lut = radeon_crtc_load_lut,
1581         .disable = atombios_crtc_disable,
1582 };
1583
1584 void radeon_atombios_init_crtc(struct drm_device *dev,
1585                                struct radeon_crtc *radeon_crtc)
1586 {
1587         struct radeon_device *rdev = dev->dev_private;
1588
1589         if (ASIC_IS_DCE4(rdev)) {
1590                 switch (radeon_crtc->crtc_id) {
1591                 case 0:
1592                 default:
1593                         radeon_crtc->crtc_offset = EVERGREEN_CRTC0_REGISTER_OFFSET;
1594                         break;
1595                 case 1:
1596                         radeon_crtc->crtc_offset = EVERGREEN_CRTC1_REGISTER_OFFSET;
1597                         break;
1598                 case 2:
1599                         radeon_crtc->crtc_offset = EVERGREEN_CRTC2_REGISTER_OFFSET;
1600                         break;
1601                 case 3:
1602                         radeon_crtc->crtc_offset = EVERGREEN_CRTC3_REGISTER_OFFSET;
1603                         break;
1604                 case 4:
1605                         radeon_crtc->crtc_offset = EVERGREEN_CRTC4_REGISTER_OFFSET;
1606                         break;
1607                 case 5:
1608                         radeon_crtc->crtc_offset = EVERGREEN_CRTC5_REGISTER_OFFSET;
1609                         break;
1610                 }
1611         } else {
1612                 if (radeon_crtc->crtc_id == 1)
1613                         radeon_crtc->crtc_offset =
1614                                 AVIVO_D2CRTC_H_TOTAL - AVIVO_D1CRTC_H_TOTAL;
1615                 else
1616                         radeon_crtc->crtc_offset = 0;
1617         }
1618         radeon_crtc->pll_id = -1;
1619         drm_crtc_helper_add(&radeon_crtc->base, &atombios_helper_funcs);
1620 }