drm/nouveau/therm: convert to new-style nvkm_subdev
[pandora-kernel.git] / drivers / gpu / drm / nouveau / nvkm / engine / device / gf100.c
1 /*
2  * Copyright 2012 Red Hat Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Ben Skeggs
23  */
24 #include "priv.h"
25
26 int
27 gf100_identify(struct nvkm_device *device)
28 {
29         switch (device->chipset) {
30         case 0xc0:
31                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
32                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
33                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
34                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
35                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
36                 device->oclass[NVDEV_ENGINE_GR     ] =  gf100_gr_oclass;
37                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
38                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
39                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
40                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
41                 device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass;
42                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
43                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
44                 break;
45         case 0xc4:
46                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
47                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
48                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
49                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
50                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
51                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
52                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
53                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
54                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
55                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
56                 device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass;
57                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
58                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
59                 break;
60         case 0xc3:
61                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
62                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
63                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
64                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
65                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
66                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
67                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
68                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
69                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
70                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
71                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
72                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
73                 break;
74         case 0xce:
75                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
76                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
77                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
78                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
79                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
80                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
81                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
82                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
83                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
84                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
85                 device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass;
86                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
87                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
88                 break;
89         case 0xcf:
90                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
91                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
92                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
93                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
94                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
95                 device->oclass[NVDEV_ENGINE_GR     ] =  gf104_gr_oclass;
96                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
97                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
98                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
99                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
100                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
101                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
102                 break;
103         case 0xc1:
104                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
105                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
106                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
107                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
108                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
109                 device->oclass[NVDEV_ENGINE_GR     ] =  gf108_gr_oclass;
110                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
111                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
112                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
113                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
114                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
115                 device->oclass[NVDEV_ENGINE_PM     ] = gf108_pm_oclass;
116                 break;
117         case 0xc8:
118                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
119                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
120                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf100_dmaeng_oclass;
121                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
122                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
123                 device->oclass[NVDEV_ENGINE_GR     ] =  gf110_gr_oclass;
124                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
125                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
126                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
127                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
128                 device->oclass[NVDEV_ENGINE_CE1    ] = &gf100_ce1_oclass;
129                 device->oclass[NVDEV_ENGINE_DISP   ] =  gt215_disp_oclass;
130                 device->oclass[NVDEV_ENGINE_PM     ] = gf100_pm_oclass;
131                 break;
132         case 0xd9:
133                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
134                 device->oclass[NVDEV_SUBDEV_VOLT   ] = &nv40_volt_oclass;
135                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf110_dmaeng_oclass;
136                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
137                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
138                 device->oclass[NVDEV_ENGINE_GR     ] =  gf119_gr_oclass;
139                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
140                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
141                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
142                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
143                 device->oclass[NVDEV_ENGINE_DISP   ] =  gf110_disp_oclass;
144                 device->oclass[NVDEV_ENGINE_PM     ] = gf117_pm_oclass;
145                 break;
146         case 0xd7:
147                 device->oclass[NVDEV_SUBDEV_TIMER  ] = &nv04_timer_oclass;
148                 device->oclass[NVDEV_ENGINE_DMAOBJ ] =  gf110_dmaeng_oclass;
149                 device->oclass[NVDEV_ENGINE_FIFO   ] =  gf100_fifo_oclass;
150                 device->oclass[NVDEV_ENGINE_SW     ] =  gf100_sw_oclass;
151                 device->oclass[NVDEV_ENGINE_GR     ] =  gf117_gr_oclass;
152                 device->oclass[NVDEV_ENGINE_MSPDEC ] = &gf100_mspdec_oclass;
153                 device->oclass[NVDEV_ENGINE_MSVLD  ] = &gf100_msvld_oclass;
154                 device->oclass[NVDEV_ENGINE_MSPPP  ] = &gf100_msppp_oclass;
155                 device->oclass[NVDEV_ENGINE_CE0    ] = &gf100_ce0_oclass;
156                 device->oclass[NVDEV_ENGINE_DISP   ] =  gf110_disp_oclass;
157                 device->oclass[NVDEV_ENGINE_PM     ] = gf117_pm_oclass;
158                 break;
159         default:
160                 return -EINVAL;
161         }
162
163         return 0;
164 }