1 /* i915_drv.c -- i830,i845,i855,i865,i915 driver -*- linux-c -*-
5 * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
8 * Permission is hereby granted, free of charge, to any person obtaining a
9 * copy of this software and associated documentation files (the
10 * "Software"), to deal in the Software without restriction, including
11 * without limitation the rights to use, copy, modify, merge, publish,
12 * distribute, sub license, and/or sell copies of the Software, and to
13 * permit persons to whom the Software is furnished to do so, subject to
14 * the following conditions:
16 * The above copyright notice and this permission notice (including the
17 * next paragraph) shall be included in all copies or substantial portions
20 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
21 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
22 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
23 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
24 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
25 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
26 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
30 #include <linux/device.h>
35 #include "intel_drv.h"
37 #include <linux/console.h>
38 #include "drm_crtc_helper.h"
40 static int i915_modeset = -1;
41 module_param_named(modeset, i915_modeset, int, 0400);
43 unsigned int i915_fbpercrtc = 0;
44 module_param_named(fbpercrtc, i915_fbpercrtc, int, 0400);
46 unsigned int i915_powersave = 1;
47 module_param_named(powersave, i915_powersave, int, 0400);
49 unsigned int i915_lvds_downclock = 0;
50 module_param_named(lvds_downclock, i915_lvds_downclock, int, 0400);
52 static struct drm_driver driver;
53 extern int intel_agp_enabled;
55 #define INTEL_VGA_DEVICE(id, info) { \
56 .class = PCI_CLASS_DISPLAY_VGA << 8, \
57 .class_mask = 0xffff00, \
60 .subvendor = PCI_ANY_ID, \
61 .subdevice = PCI_ANY_ID, \
62 .driver_data = (unsigned long) info }
64 static const struct intel_device_info intel_i830_info = {
65 .gen = 2, .is_mobile = 1, .cursor_needs_physical = 1,
66 .has_overlay = 1, .overlay_needs_physical = 1,
69 static const struct intel_device_info intel_845g_info = {
71 .has_overlay = 1, .overlay_needs_physical = 1,
74 static const struct intel_device_info intel_i85x_info = {
75 .gen = 2, .is_i85x = 1, .is_mobile = 1,
76 .cursor_needs_physical = 1,
77 .has_overlay = 1, .overlay_needs_physical = 1,
80 static const struct intel_device_info intel_i865g_info = {
82 .has_overlay = 1, .overlay_needs_physical = 1,
85 static const struct intel_device_info intel_i915g_info = {
86 .gen = 3, .is_i915g = 1, .cursor_needs_physical = 1,
87 .has_overlay = 1, .overlay_needs_physical = 1,
89 static const struct intel_device_info intel_i915gm_info = {
90 .gen = 3, .is_mobile = 1,
91 .cursor_needs_physical = 1,
92 .has_overlay = 1, .overlay_needs_physical = 1,
95 static const struct intel_device_info intel_i945g_info = {
96 .gen = 3, .has_hotplug = 1, .cursor_needs_physical = 1,
97 .has_overlay = 1, .overlay_needs_physical = 1,
99 static const struct intel_device_info intel_i945gm_info = {
100 .gen = 3, .is_i945gm = 1, .is_mobile = 1,
101 .has_hotplug = 1, .cursor_needs_physical = 1,
102 .has_overlay = 1, .overlay_needs_physical = 1,
106 static const struct intel_device_info intel_i965g_info = {
107 .gen = 4, .is_broadwater = 1,
112 static const struct intel_device_info intel_i965gm_info = {
113 .gen = 4, .is_crestline = 1,
114 .is_mobile = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
119 static const struct intel_device_info intel_g33_info = {
120 .gen = 3, .is_g33 = 1,
121 .need_gfx_hws = 1, .has_hotplug = 1,
125 static const struct intel_device_info intel_g45_info = {
126 .gen = 4, .is_g4x = 1, .need_gfx_hws = 1,
127 .has_pipe_cxsr = 1, .has_hotplug = 1,
131 static const struct intel_device_info intel_gm45_info = {
132 .gen = 4, .is_g4x = 1,
133 .is_mobile = 1, .need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1,
134 .has_pipe_cxsr = 1, .has_hotplug = 1,
139 static const struct intel_device_info intel_pineview_info = {
140 .gen = 3, .is_g33 = 1, .is_pineview = 1, .is_mobile = 1,
141 .need_gfx_hws = 1, .has_hotplug = 1,
145 static const struct intel_device_info intel_ironlake_d_info = {
146 .gen = 5, .is_ironlake = 1,
147 .need_gfx_hws = 1, .has_pipe_cxsr = 1, .has_hotplug = 1,
151 static const struct intel_device_info intel_ironlake_m_info = {
152 .gen = 5, .is_ironlake = 1, .is_mobile = 1,
153 .need_gfx_hws = 1, .has_fbc = 1, .has_rc6 = 1, .has_hotplug = 1,
157 static const struct intel_device_info intel_sandybridge_d_info = {
159 .need_gfx_hws = 1, .has_hotplug = 1,
163 static const struct intel_device_info intel_sandybridge_m_info = {
164 .gen = 6, .is_mobile = 1,
165 .need_gfx_hws = 1, .has_hotplug = 1,
169 static const struct pci_device_id pciidlist[] = { /* aka */
170 INTEL_VGA_DEVICE(0x3577, &intel_i830_info), /* I830_M */
171 INTEL_VGA_DEVICE(0x2562, &intel_845g_info), /* 845_G */
172 INTEL_VGA_DEVICE(0x3582, &intel_i85x_info), /* I855_GM */
173 INTEL_VGA_DEVICE(0x358e, &intel_i85x_info),
174 INTEL_VGA_DEVICE(0x2572, &intel_i865g_info), /* I865_G */
175 INTEL_VGA_DEVICE(0x2582, &intel_i915g_info), /* I915_G */
176 INTEL_VGA_DEVICE(0x258a, &intel_i915g_info), /* E7221_G */
177 INTEL_VGA_DEVICE(0x2592, &intel_i915gm_info), /* I915_GM */
178 INTEL_VGA_DEVICE(0x2772, &intel_i945g_info), /* I945_G */
179 INTEL_VGA_DEVICE(0x27a2, &intel_i945gm_info), /* I945_GM */
180 INTEL_VGA_DEVICE(0x27ae, &intel_i945gm_info), /* I945_GME */
181 INTEL_VGA_DEVICE(0x2972, &intel_i965g_info), /* I946_GZ */
182 INTEL_VGA_DEVICE(0x2982, &intel_i965g_info), /* G35_G */
183 INTEL_VGA_DEVICE(0x2992, &intel_i965g_info), /* I965_Q */
184 INTEL_VGA_DEVICE(0x29a2, &intel_i965g_info), /* I965_G */
185 INTEL_VGA_DEVICE(0x29b2, &intel_g33_info), /* Q35_G */
186 INTEL_VGA_DEVICE(0x29c2, &intel_g33_info), /* G33_G */
187 INTEL_VGA_DEVICE(0x29d2, &intel_g33_info), /* Q33_G */
188 INTEL_VGA_DEVICE(0x2a02, &intel_i965gm_info), /* I965_GM */
189 INTEL_VGA_DEVICE(0x2a12, &intel_i965gm_info), /* I965_GME */
190 INTEL_VGA_DEVICE(0x2a42, &intel_gm45_info), /* GM45_G */
191 INTEL_VGA_DEVICE(0x2e02, &intel_g45_info), /* IGD_E_G */
192 INTEL_VGA_DEVICE(0x2e12, &intel_g45_info), /* Q45_G */
193 INTEL_VGA_DEVICE(0x2e22, &intel_g45_info), /* G45_G */
194 INTEL_VGA_DEVICE(0x2e32, &intel_g45_info), /* G41_G */
195 INTEL_VGA_DEVICE(0x2e42, &intel_g45_info), /* B43_G */
196 INTEL_VGA_DEVICE(0x2e92, &intel_g45_info), /* B43_G.1 */
197 INTEL_VGA_DEVICE(0xa001, &intel_pineview_info),
198 INTEL_VGA_DEVICE(0xa011, &intel_pineview_info),
199 INTEL_VGA_DEVICE(0x0042, &intel_ironlake_d_info),
200 INTEL_VGA_DEVICE(0x0046, &intel_ironlake_m_info),
201 INTEL_VGA_DEVICE(0x0102, &intel_sandybridge_d_info),
202 INTEL_VGA_DEVICE(0x0112, &intel_sandybridge_d_info),
203 INTEL_VGA_DEVICE(0x0122, &intel_sandybridge_d_info),
204 INTEL_VGA_DEVICE(0x0106, &intel_sandybridge_m_info),
205 INTEL_VGA_DEVICE(0x0116, &intel_sandybridge_m_info),
206 INTEL_VGA_DEVICE(0x0126, &intel_sandybridge_m_info),
207 INTEL_VGA_DEVICE(0x010A, &intel_sandybridge_d_info),
211 #if defined(CONFIG_DRM_I915_KMS)
212 MODULE_DEVICE_TABLE(pci, pciidlist);
215 #define INTEL_PCH_DEVICE_ID_MASK 0xff00
216 #define INTEL_PCH_CPT_DEVICE_ID_TYPE 0x1c00
218 void intel_detect_pch (struct drm_device *dev)
220 struct drm_i915_private *dev_priv = dev->dev_private;
224 * The reason to probe ISA bridge instead of Dev31:Fun0 is to
225 * make graphics device passthrough work easy for VMM, that only
226 * need to expose ISA bridge to let driver know the real hardware
227 * underneath. This is a requirement from virtualization team.
229 pch = pci_get_class(PCI_CLASS_BRIDGE_ISA << 8, NULL);
231 if (pch->vendor == PCI_VENDOR_ID_INTEL) {
233 id = pch->device & INTEL_PCH_DEVICE_ID_MASK;
235 if (id == INTEL_PCH_CPT_DEVICE_ID_TYPE) {
236 dev_priv->pch_type = PCH_CPT;
237 DRM_DEBUG_KMS("Found CougarPoint PCH\n");
244 static int i915_drm_freeze(struct drm_device *dev)
246 struct drm_i915_private *dev_priv = dev->dev_private;
248 pci_save_state(dev->pdev);
250 /* If KMS is active, we do the leavevt stuff here */
251 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
252 int error = i915_gem_idle(dev);
254 dev_err(&dev->pdev->dev,
255 "GEM idle failed, resume might fail\n");
258 drm_irq_uninstall(dev);
261 i915_save_state(dev);
263 intel_opregion_fini(dev);
265 /* Modeset on resume, not lid events */
266 dev_priv->modeset_on_lid = 0;
271 int i915_suspend(struct drm_device *dev, pm_message_t state)
275 if (!dev || !dev->dev_private) {
276 DRM_ERROR("dev: %p\n", dev);
277 DRM_ERROR("DRM not initialized, aborting suspend.\n");
281 if (state.event == PM_EVENT_PRETHAW)
284 drm_kms_helper_poll_disable(dev);
286 error = i915_drm_freeze(dev);
290 if (state.event == PM_EVENT_SUSPEND) {
291 /* Shut down the device */
292 pci_disable_device(dev->pdev);
293 pci_set_power_state(dev->pdev, PCI_D3hot);
299 static int i915_drm_thaw(struct drm_device *dev)
301 struct drm_i915_private *dev_priv = dev->dev_private;
304 i915_restore_state(dev);
305 intel_opregion_setup(dev);
307 /* KMS EnterVT equivalent */
308 if (drm_core_check_feature(dev, DRIVER_MODESET)) {
309 mutex_lock(&dev->struct_mutex);
310 dev_priv->mm.suspended = 0;
312 error = i915_gem_init_ringbuffer(dev);
313 mutex_unlock(&dev->struct_mutex);
315 drm_irq_install(dev);
317 /* Resume the modeset for every activated CRTC */
318 drm_helper_resume_force_mode(dev);
321 intel_opregion_init(dev);
323 dev_priv->modeset_on_lid = 0;
328 int i915_resume(struct drm_device *dev)
332 if (pci_enable_device(dev->pdev))
335 pci_set_master(dev->pdev);
337 ret = i915_drm_thaw(dev);
341 drm_kms_helper_poll_enable(dev);
345 static int i965_reset_complete(struct drm_device *dev)
348 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
352 static int i965_do_reset(struct drm_device *dev, u8 flags)
356 pci_read_config_byte(dev->pdev, I965_GDRST, &gdrst);
357 pci_write_config_byte(dev->pdev, I965_GDRST, gdrst | flags | 0x1);
359 return wait_for(i965_reset_complete(dev), 500);
362 static int ironlake_do_reset(struct drm_device *dev, u8 flags)
364 struct drm_i915_private *dev_priv = dev->dev_private;
365 u32 gdrst = I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR);
366 I915_WRITE(MCHBAR_MIRROR_BASE + ILK_GDSR, gdrst | flags | 0x1);
367 return wait_for(I915_READ(MCHBAR_MIRROR_BASE + ILK_GDSR) & 0x1, 500);
371 * i965_reset - reset chip after a hang
372 * @dev: drm device to reset
373 * @flags: reset domains
375 * Reset the chip. Useful if a hang is detected. Returns zero on successful
376 * reset or otherwise an error code.
378 * Procedure is fairly simple:
379 * - reset the chip using the reset reg
380 * - re-init context state
381 * - re-init hardware status page
382 * - re-init ring buffer
383 * - re-init interrupt state
386 int i915_reset(struct drm_device *dev, u8 flags)
388 drm_i915_private_t *dev_priv = dev->dev_private;
390 * We really should only reset the display subsystem if we actually
393 bool need_display = true;
396 mutex_lock(&dev->struct_mutex);
401 * Set the domains we want to reset (GRDOM/bits 2 and 3) as
402 * well as the reset bit (GR/bit 0). Setting the GR bit
403 * triggers the reset; when done, the hardware will clear it.
406 switch (INTEL_INFO(dev)->gen) {
408 ret = ironlake_do_reset(dev, flags);
411 ret = i965_do_reset(dev, flags);
415 DRM_ERROR("Failed to reset chip.\n");
416 mutex_unlock(&dev->struct_mutex);
420 /* Ok, now get things going again... */
423 * Everything depends on having the GTT running, so we need to start
424 * there. Fortunately we don't need to do this unless we reset the
425 * chip at a PCI level.
427 * Next we need to restore the context, but we don't use those
430 * Ring buffer needs to be re-initialized in the KMS case, or if X
431 * was running at the time of the reset (i.e. we weren't VT
434 if (drm_core_check_feature(dev, DRIVER_MODESET) ||
435 !dev_priv->mm.suspended) {
436 struct intel_ring_buffer *ring = &dev_priv->render_ring;
437 dev_priv->mm.suspended = 0;
438 ring->init(dev, ring);
439 mutex_unlock(&dev->struct_mutex);
440 drm_irq_uninstall(dev);
441 drm_irq_install(dev);
442 mutex_lock(&dev->struct_mutex);
445 mutex_unlock(&dev->struct_mutex);
448 * Perform a full modeset as on later generations, e.g. Ironlake, we may
449 * need to retrain the display link and cannot just restore the register
453 mutex_lock(&dev->mode_config.mutex);
454 drm_helper_resume_force_mode(dev);
455 mutex_unlock(&dev->mode_config.mutex);
463 i915_pci_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
465 return drm_get_pci_dev(pdev, ent, &driver);
469 i915_pci_remove(struct pci_dev *pdev)
471 struct drm_device *dev = pci_get_drvdata(pdev);
476 static int i915_pm_suspend(struct device *dev)
478 struct pci_dev *pdev = to_pci_dev(dev);
479 struct drm_device *drm_dev = pci_get_drvdata(pdev);
482 if (!drm_dev || !drm_dev->dev_private) {
483 dev_err(dev, "DRM not initialized, aborting suspend.\n");
487 error = i915_drm_freeze(drm_dev);
491 pci_disable_device(pdev);
492 pci_set_power_state(pdev, PCI_D3hot);
497 static int i915_pm_resume(struct device *dev)
499 struct pci_dev *pdev = to_pci_dev(dev);
500 struct drm_device *drm_dev = pci_get_drvdata(pdev);
502 return i915_resume(drm_dev);
505 static int i915_pm_freeze(struct device *dev)
507 struct pci_dev *pdev = to_pci_dev(dev);
508 struct drm_device *drm_dev = pci_get_drvdata(pdev);
510 if (!drm_dev || !drm_dev->dev_private) {
511 dev_err(dev, "DRM not initialized, aborting suspend.\n");
515 return i915_drm_freeze(drm_dev);
518 static int i915_pm_thaw(struct device *dev)
520 struct pci_dev *pdev = to_pci_dev(dev);
521 struct drm_device *drm_dev = pci_get_drvdata(pdev);
523 return i915_drm_thaw(drm_dev);
526 static int i915_pm_poweroff(struct device *dev)
528 struct pci_dev *pdev = to_pci_dev(dev);
529 struct drm_device *drm_dev = pci_get_drvdata(pdev);
531 return i915_drm_freeze(drm_dev);
534 static const struct dev_pm_ops i915_pm_ops = {
535 .suspend = i915_pm_suspend,
536 .resume = i915_pm_resume,
537 .freeze = i915_pm_freeze,
538 .thaw = i915_pm_thaw,
539 .poweroff = i915_pm_poweroff,
540 .restore = i915_pm_resume,
543 static struct vm_operations_struct i915_gem_vm_ops = {
544 .fault = i915_gem_fault,
545 .open = drm_gem_vm_open,
546 .close = drm_gem_vm_close,
549 static struct drm_driver driver = {
550 /* don't use mtrr's here, the Xserver or user space app should
551 * deal with them for intel hardware.
554 DRIVER_USE_AGP | DRIVER_REQUIRE_AGP | /* DRIVER_USE_MTRR |*/
555 DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED | DRIVER_GEM,
556 .load = i915_driver_load,
557 .unload = i915_driver_unload,
558 .open = i915_driver_open,
559 .lastclose = i915_driver_lastclose,
560 .preclose = i915_driver_preclose,
561 .postclose = i915_driver_postclose,
563 /* Used in place of i915_pm_ops for non-DRIVER_MODESET */
564 .suspend = i915_suspend,
565 .resume = i915_resume,
567 .device_is_agp = i915_driver_device_is_agp,
568 .enable_vblank = i915_enable_vblank,
569 .disable_vblank = i915_disable_vblank,
570 .irq_preinstall = i915_driver_irq_preinstall,
571 .irq_postinstall = i915_driver_irq_postinstall,
572 .irq_uninstall = i915_driver_irq_uninstall,
573 .irq_handler = i915_driver_irq_handler,
574 .reclaim_buffers = drm_core_reclaim_buffers,
575 .master_create = i915_master_create,
576 .master_destroy = i915_master_destroy,
577 #if defined(CONFIG_DEBUG_FS)
578 .debugfs_init = i915_debugfs_init,
579 .debugfs_cleanup = i915_debugfs_cleanup,
581 .gem_init_object = i915_gem_init_object,
582 .gem_free_object = i915_gem_free_object,
583 .gem_vm_ops = &i915_gem_vm_ops,
584 .ioctls = i915_ioctls,
586 .owner = THIS_MODULE,
588 .release = drm_release,
589 .unlocked_ioctl = drm_ioctl,
590 .mmap = drm_gem_mmap,
592 .fasync = drm_fasync,
595 .compat_ioctl = i915_compat_ioctl,
601 .id_table = pciidlist,
602 .probe = i915_pci_probe,
603 .remove = i915_pci_remove,
604 .driver.pm = &i915_pm_ops,
610 .major = DRIVER_MAJOR,
611 .minor = DRIVER_MINOR,
612 .patchlevel = DRIVER_PATCHLEVEL,
615 static int __init i915_init(void)
617 if (!intel_agp_enabled) {
618 DRM_ERROR("drm/i915 can't work without intel_agp module!\n");
622 driver.num_ioctls = i915_max_ioctl;
624 i915_gem_shrinker_init();
627 * If CONFIG_DRM_I915_KMS is set, default to KMS unless
628 * explicitly disabled with the module pararmeter.
630 * Otherwise, just follow the parameter (defaulting to off).
632 * Allow optional vga_text_mode_force boot option to override
633 * the default behavior.
635 #if defined(CONFIG_DRM_I915_KMS)
636 if (i915_modeset != 0)
637 driver.driver_features |= DRIVER_MODESET;
639 if (i915_modeset == 1)
640 driver.driver_features |= DRIVER_MODESET;
642 #ifdef CONFIG_VGA_CONSOLE
643 if (vgacon_text_force() && i915_modeset == -1)
644 driver.driver_features &= ~DRIVER_MODESET;
647 if (!(driver.driver_features & DRIVER_MODESET)) {
648 driver.suspend = i915_suspend;
649 driver.resume = i915_resume;
652 return drm_init(&driver);
655 static void __exit i915_exit(void)
657 i915_gem_shrinker_exit();
661 module_init(i915_init);
662 module_exit(i915_exit);
664 MODULE_AUTHOR(DRIVER_AUTHOR);
665 MODULE_DESCRIPTION(DRIVER_DESC);
666 MODULE_LICENSE("GPL and additional rights");