2 * timbgpio.c timberdale FPGA GPIO driver
3 * Copyright (c) 2009 Intel Corporation
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License version 2 as
7 * published by the Free Software Foundation.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the Free Software
16 * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
20 * Timberdale FPGA GPIO
23 #include <linux/module.h>
24 #include <linux/gpio.h>
25 #include <linux/platform_device.h>
26 #include <linux/mfd/core.h>
27 #include <linux/irq.h>
29 #include <linux/timb_gpio.h>
30 #include <linux/interrupt.h>
31 #include <linux/slab.h>
33 #define DRIVER_NAME "timb-gpio"
37 #define TGPIO_IER 0x08
38 #define TGPIO_ISR 0x0c
39 #define TGPIO_IPR 0x10
40 #define TGPIO_ICR 0x14
41 #define TGPIO_FLR 0x18
42 #define TGPIO_LVR 0x1c
43 #define TGPIO_VER 0x20
44 #define TGPIO_BFLR 0x24
47 void __iomem *membase;
48 spinlock_t lock; /* mutual exclusion */
49 struct gpio_chip gpio;
51 unsigned long last_ier;
54 static int timbgpio_update_bit(struct gpio_chip *gpio, unsigned index,
55 unsigned offset, bool enabled)
57 struct timbgpio *tgpio = container_of(gpio, struct timbgpio, gpio);
60 spin_lock(&tgpio->lock);
61 reg = ioread32(tgpio->membase + offset);
68 iowrite32(reg, tgpio->membase + offset);
69 spin_unlock(&tgpio->lock);
74 static int timbgpio_gpio_direction_input(struct gpio_chip *gpio, unsigned nr)
76 return timbgpio_update_bit(gpio, nr, TGPIODIR, true);
79 static int timbgpio_gpio_get(struct gpio_chip *gpio, unsigned nr)
81 struct timbgpio *tgpio = container_of(gpio, struct timbgpio, gpio);
84 value = ioread32(tgpio->membase + TGPIOVAL);
85 return (value & (1 << nr)) ? 1 : 0;
88 static int timbgpio_gpio_direction_output(struct gpio_chip *gpio,
91 return timbgpio_update_bit(gpio, nr, TGPIODIR, false);
94 static void timbgpio_gpio_set(struct gpio_chip *gpio,
97 timbgpio_update_bit(gpio, nr, TGPIOVAL, val != 0);
100 static int timbgpio_to_irq(struct gpio_chip *gpio, unsigned offset)
102 struct timbgpio *tgpio = container_of(gpio, struct timbgpio, gpio);
104 if (tgpio->irq_base <= 0)
107 return tgpio->irq_base + offset;
113 static void timbgpio_irq_disable(struct irq_data *d)
115 struct timbgpio *tgpio = irq_data_get_irq_chip_data(d);
116 int offset = d->irq - tgpio->irq_base;
119 spin_lock_irqsave(&tgpio->lock, flags);
120 tgpio->last_ier &= ~(1 << offset);
121 iowrite32(tgpio->last_ier, tgpio->membase + TGPIO_IER);
122 spin_unlock_irqrestore(&tgpio->lock, flags);
125 static void timbgpio_irq_enable(struct irq_data *d)
127 struct timbgpio *tgpio = irq_data_get_irq_chip_data(d);
128 int offset = d->irq - tgpio->irq_base;
131 spin_lock_irqsave(&tgpio->lock, flags);
132 tgpio->last_ier |= 1 << offset;
133 iowrite32(tgpio->last_ier, tgpio->membase + TGPIO_IER);
134 spin_unlock_irqrestore(&tgpio->lock, flags);
137 static int timbgpio_irq_type(struct irq_data *d, unsigned trigger)
139 struct timbgpio *tgpio = irq_data_get_irq_chip_data(d);
140 int offset = d->irq - tgpio->irq_base;
142 u32 lvr, flr, bflr = 0;
146 if (offset < 0 || offset > tgpio->gpio.ngpio)
149 ver = ioread32(tgpio->membase + TGPIO_VER);
151 spin_lock_irqsave(&tgpio->lock, flags);
153 lvr = ioread32(tgpio->membase + TGPIO_LVR);
154 flr = ioread32(tgpio->membase + TGPIO_FLR);
156 bflr = ioread32(tgpio->membase + TGPIO_BFLR);
158 if (trigger & (IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
159 bflr &= ~(1 << offset);
160 flr &= ~(1 << offset);
161 if (trigger & IRQ_TYPE_LEVEL_HIGH)
164 lvr &= ~(1 << offset);
167 if ((trigger & IRQ_TYPE_EDGE_BOTH) == IRQ_TYPE_EDGE_BOTH) {
177 bflr &= ~(1 << offset);
179 if (trigger & IRQ_TYPE_EDGE_FALLING)
180 lvr &= ~(1 << offset);
185 iowrite32(lvr, tgpio->membase + TGPIO_LVR);
186 iowrite32(flr, tgpio->membase + TGPIO_FLR);
188 iowrite32(bflr, tgpio->membase + TGPIO_BFLR);
190 iowrite32(1 << offset, tgpio->membase + TGPIO_ICR);
193 spin_unlock_irqrestore(&tgpio->lock, flags);
197 static void timbgpio_irq(unsigned int irq, struct irq_desc *desc)
199 struct timbgpio *tgpio = irq_get_handler_data(irq);
203 desc->irq_data.chip->irq_ack(irq_get_irq_data(irq));
204 ipr = ioread32(tgpio->membase + TGPIO_IPR);
205 iowrite32(ipr, tgpio->membase + TGPIO_ICR);
208 * Some versions of the hardware trash the IER register if more than
209 * one interrupt is received simultaneously.
211 iowrite32(0, tgpio->membase + TGPIO_IER);
213 for_each_set_bit(offset, &ipr, tgpio->gpio.ngpio)
214 generic_handle_irq(timbgpio_to_irq(&tgpio->gpio, offset));
216 iowrite32(tgpio->last_ier, tgpio->membase + TGPIO_IER);
219 static struct irq_chip timbgpio_irqchip = {
221 .irq_enable = timbgpio_irq_enable,
222 .irq_disable = timbgpio_irq_disable,
223 .irq_set_type = timbgpio_irq_type,
226 static int __devinit timbgpio_probe(struct platform_device *pdev)
229 struct gpio_chip *gc;
230 struct timbgpio *tgpio;
231 struct resource *iomem;
232 struct timbgpio_platform_data *pdata = mfd_get_data(pdev);
233 int irq = platform_get_irq(pdev, 0);
235 if (!pdata || pdata->nr_pins > 32) {
240 iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
246 tgpio = kzalloc(sizeof(*tgpio), GFP_KERNEL);
251 tgpio->irq_base = pdata->irq_base;
253 spin_lock_init(&tgpio->lock);
255 if (!request_mem_region(iomem->start, resource_size(iomem),
261 tgpio->membase = ioremap(iomem->start, resource_size(iomem));
262 if (!tgpio->membase) {
269 gc->label = dev_name(&pdev->dev);
270 gc->owner = THIS_MODULE;
271 gc->dev = &pdev->dev;
272 gc->direction_input = timbgpio_gpio_direction_input;
273 gc->get = timbgpio_gpio_get;
274 gc->direction_output = timbgpio_gpio_direction_output;
275 gc->set = timbgpio_gpio_set;
276 gc->to_irq = (irq >= 0 && tgpio->irq_base > 0) ? timbgpio_to_irq : NULL;
278 gc->base = pdata->gpio_base;
279 gc->ngpio = pdata->nr_pins;
282 err = gpiochip_add(gc);
286 platform_set_drvdata(pdev, tgpio);
288 /* make sure to disable interrupts */
289 iowrite32(0x0, tgpio->membase + TGPIO_IER);
291 if (irq < 0 || tgpio->irq_base <= 0)
294 for (i = 0; i < pdata->nr_pins; i++) {
295 irq_set_chip_and_handler_name(tgpio->irq_base + i,
296 &timbgpio_irqchip, handle_simple_irq, "mux");
297 irq_set_chip_data(tgpio->irq_base + i, tgpio);
299 set_irq_flags(tgpio->irq_base + i, IRQF_VALID | IRQF_PROBE);
303 irq_set_handler_data(irq, tgpio);
304 irq_set_chained_handler(irq, timbgpio_irq);
309 iounmap(tgpio->membase);
311 release_mem_region(iomem->start, resource_size(iomem));
315 printk(KERN_ERR DRIVER_NAME": Failed to register GPIOs: %d\n", err);
320 static int __devexit timbgpio_remove(struct platform_device *pdev)
323 struct timbgpio *tgpio = platform_get_drvdata(pdev);
324 struct resource *iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
325 int irq = platform_get_irq(pdev, 0);
327 if (irq >= 0 && tgpio->irq_base > 0) {
329 for (i = 0; i < tgpio->gpio.ngpio; i++) {
330 irq_set_chip(tgpio->irq_base + i, NULL);
331 irq_set_chip_data(tgpio->irq_base + i, NULL);
334 irq_set_handler(irq, NULL);
335 irq_set_handler_data(irq, NULL);
338 err = gpiochip_remove(&tgpio->gpio);
340 printk(KERN_ERR DRIVER_NAME": failed to remove gpio_chip\n");
342 iounmap(tgpio->membase);
343 release_mem_region(iomem->start, resource_size(iomem));
346 platform_set_drvdata(pdev, NULL);
351 static struct platform_driver timbgpio_platform_driver = {
354 .owner = THIS_MODULE,
356 .probe = timbgpio_probe,
357 .remove = timbgpio_remove,
360 /*--------------------------------------------------------------------------*/
362 static int __init timbgpio_init(void)
364 return platform_driver_register(&timbgpio_platform_driver);
367 static void __exit timbgpio_exit(void)
369 platform_driver_unregister(&timbgpio_platform_driver);
372 module_init(timbgpio_init);
373 module_exit(timbgpio_exit);
375 MODULE_DESCRIPTION("Timberdale GPIO driver");
376 MODULE_LICENSE("GPL v2");
377 MODULE_AUTHOR("Mocean Laboratories");
378 MODULE_ALIAS("platform:"DRIVER_NAME);