2 * Low-Level PCI Access for i386 machines.
4 * (c) 1999 Martin Mares <mj@ucw.cz>
10 #define DBG(x...) printk(x)
15 #define PCI_PROBE_BIOS 0x0001
16 #define PCI_PROBE_CONF1 0x0002
17 #define PCI_PROBE_CONF2 0x0004
18 #define PCI_PROBE_MMCONF 0x0008
19 #define PCI_PROBE_MASK 0x000f
20 #define PCI_PROBE_NOEARLY 0x0010
22 #define PCI_NO_CHECKS 0x0400
23 #define PCI_USE_PIRQ_MASK 0x0800
24 #define PCI_ASSIGN_ROMS 0x1000
25 #define PCI_BIOS_IRQ_SCAN 0x2000
26 #define PCI_ASSIGN_ALL_BUSSES 0x4000
27 #define PCI_CAN_SKIP_ISA_ALIGN 0x8000
28 #define PCI_USE__CRS 0x10000
29 #define PCI_CHECK_ENABLE_AMD_MMCONF 0x20000
30 #define PCI_HAS_IO_ECS 0x40000
31 #define PCI_NOASSIGN_ROMS 0x80000
32 #define PCI_ROOT_NO_CRS 0x100000
34 extern unsigned int pci_probe;
35 extern unsigned long pirq_table_addr;
37 enum pci_bf_sort_state {
46 extern unsigned int pcibios_max_latency;
48 void pcibios_resource_survey(void);
52 extern int pcibios_last_bus;
53 extern struct pci_bus *pci_root_bus;
54 extern struct pci_ops pci_root_ops;
59 u8 bus, devfn; /* Bus, device and function */
61 u8 link; /* IRQ line ID, chipset dependent,
63 u16 bitmap; /* Available IRQs */
64 } __attribute__((packed)) irq[4];
65 u8 slot; /* Slot number, 0=onboard */
67 } __attribute__((packed));
69 struct irq_routing_table {
70 u32 signature; /* PIRQ_SIGNATURE should be here */
71 u16 version; /* PIRQ_VERSION */
72 u16 size; /* Table size in bytes */
73 u8 rtr_bus, rtr_devfn; /* Where the interrupt router lies */
74 u16 exclusive_irqs; /* IRQs devoted exclusively to
76 u16 rtr_vendor, rtr_device; /* Vendor and device ID of
78 u32 miniport_data; /* Crap */
80 u8 checksum; /* Modulo 256 checksum must give 0 */
81 struct irq_info slots[0];
82 } __attribute__((packed));
84 extern unsigned int pcibios_irq_mask;
86 extern int pcibios_scanned;
87 extern spinlock_t pci_config_lock;
89 extern int (*pcibios_enable_irq)(struct pci_dev *dev);
90 extern void (*pcibios_disable_irq)(struct pci_dev *dev);
93 int (*read)(unsigned int domain, unsigned int bus, unsigned int devfn,
94 int reg, int len, u32 *val);
95 int (*write)(unsigned int domain, unsigned int bus, unsigned int devfn,
96 int reg, int len, u32 val);
99 extern struct pci_raw_ops *raw_pci_ops;
100 extern struct pci_raw_ops *raw_pci_ext_ops;
102 extern struct pci_raw_ops pci_direct_conf1;
103 extern bool port_cf9_safe;
105 /* arch_initcall level */
106 extern int pci_direct_probe(void);
107 extern void pci_direct_init(int type);
108 extern void pci_pcbios_init(void);
109 extern int pci_olpc_init(void);
110 extern void __init dmi_check_pciprobe(void);
111 extern void __init dmi_check_skip_isa_align(void);
113 /* some common used subsys_initcalls */
114 extern int __init pci_acpi_init(void);
115 extern int __init pcibios_irq_init(void);
116 extern int __init pci_visws_init(void);
117 extern int __init pci_numaq_init(void);
118 extern int __init pcibios_init(void);
122 /* "PCI MMCONFIG %04x [bus %02x-%02x]" */
123 #define PCI_MMCFG_RESOURCE_NAME_LEN (22 + 4 + 2 + 2)
125 struct pci_mmcfg_region {
126 struct list_head list;
133 char name[PCI_MMCFG_RESOURCE_NAME_LEN];
136 extern int __init pci_mmcfg_arch_init(void);
137 extern void __init pci_mmcfg_arch_free(void);
138 extern struct pci_mmcfg_region *pci_mmconfig_lookup(int segment, int bus);
140 extern struct list_head pci_mmcfg_list;
142 #define PCI_MMCFG_BUS_OFFSET(bus) ((bus) << 20)
145 * AMD Fam10h CPUs are buggy, and cannot access MMIO config space
146 * on their northbrige except through the * %eax register. As such, you MUST
147 * NOT use normal IOMEM accesses, you need to only use the magic mmio-config
148 * accessor functions.
149 * In fact just use pci_config_*, nothing else please.
151 static inline unsigned char mmio_config_readb(void __iomem *pos)
154 asm volatile("movb (%1),%%al" : "=a" (val) : "r" (pos));
158 static inline unsigned short mmio_config_readw(void __iomem *pos)
161 asm volatile("movw (%1),%%ax" : "=a" (val) : "r" (pos));
165 static inline unsigned int mmio_config_readl(void __iomem *pos)
168 asm volatile("movl (%1),%%eax" : "=a" (val) : "r" (pos));
172 static inline void mmio_config_writeb(void __iomem *pos, u8 val)
174 asm volatile("movb %%al,(%1)" : : "a" (val), "r" (pos) : "memory");
177 static inline void mmio_config_writew(void __iomem *pos, u16 val)
179 asm volatile("movw %%ax,(%1)" : : "a" (val), "r" (pos) : "memory");
182 static inline void mmio_config_writel(void __iomem *pos, u32 val)
184 asm volatile("movl %%eax,(%1)" : : "a" (val), "r" (pos) : "memory");