2 * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
4 * This program is free software; you can redistribute it and/or
5 * modify it under the terms of the GNU General Public License
6 * as published by the Free Software Foundation; either version
7 * 2 of the License, or (at your option) any later version.
9 * Modified by Cort Dougan (cort@cs.nmt.edu)
10 * and Paul Mackerras (paulus@samba.org)
14 * This file handles the architecture-dependent parts of hardware exceptions
17 #include <linux/errno.h>
18 #include <linux/sched.h>
19 #include <linux/kernel.h>
21 #include <linux/stddef.h>
22 #include <linux/unistd.h>
23 #include <linux/ptrace.h>
24 #include <linux/slab.h>
25 #include <linux/user.h>
26 #include <linux/a.out.h>
27 #include <linux/interrupt.h>
28 #include <linux/init.h>
29 #include <linux/module.h>
30 #include <linux/prctl.h>
31 #include <linux/delay.h>
32 #include <linux/kprobes.h>
33 #include <linux/kexec.h>
34 #include <linux/backlight.h>
35 #include <linux/bug.h>
36 #include <linux/kdebug.h>
38 #include <asm/pgtable.h>
39 #include <asm/uaccess.h>
40 #include <asm/system.h>
42 #include <asm/machdep.h>
48 #ifdef CONFIG_PMAC_BACKLIGHT
49 #include <asm/backlight.h>
52 #include <asm/firmware.h>
53 #include <asm/processor.h>
55 #include <asm/kexec.h>
57 #ifdef CONFIG_DEBUGGER
58 int (*__debugger)(struct pt_regs *regs);
59 int (*__debugger_ipi)(struct pt_regs *regs);
60 int (*__debugger_bpt)(struct pt_regs *regs);
61 int (*__debugger_sstep)(struct pt_regs *regs);
62 int (*__debugger_iabr_match)(struct pt_regs *regs);
63 int (*__debugger_dabr_match)(struct pt_regs *regs);
64 int (*__debugger_fault_handler)(struct pt_regs *regs);
66 EXPORT_SYMBOL(__debugger);
67 EXPORT_SYMBOL(__debugger_ipi);
68 EXPORT_SYMBOL(__debugger_bpt);
69 EXPORT_SYMBOL(__debugger_sstep);
70 EXPORT_SYMBOL(__debugger_iabr_match);
71 EXPORT_SYMBOL(__debugger_dabr_match);
72 EXPORT_SYMBOL(__debugger_fault_handler);
76 * Trap & Exception support
79 #ifdef CONFIG_PMAC_BACKLIGHT
80 static void pmac_backlight_unblank(void)
82 mutex_lock(&pmac_backlight_mutex);
84 struct backlight_properties *props;
86 props = &pmac_backlight->props;
87 props->brightness = props->max_brightness;
88 props->power = FB_BLANK_UNBLANK;
89 backlight_update_status(pmac_backlight);
91 mutex_unlock(&pmac_backlight_mutex);
94 static inline void pmac_backlight_unblank(void) { }
97 int die(const char *str, struct pt_regs *regs, long err)
102 int lock_owner_depth;
104 .lock = __SPIN_LOCK_UNLOCKED(die.lock),
106 .lock_owner_depth = 0
108 static int die_counter;
116 if (die.lock_owner != raw_smp_processor_id()) {
118 spin_lock_irqsave(&die.lock, flags);
119 die.lock_owner = smp_processor_id();
120 die.lock_owner_depth = 0;
122 if (machine_is(powermac))
123 pmac_backlight_unblank();
125 local_save_flags(flags);
128 if (++die.lock_owner_depth < 3) {
129 printk("Oops: %s, sig: %ld [#%d]\n", str, err, ++die_counter);
130 #ifdef CONFIG_PREEMPT
134 printk("SMP NR_CPUS=%d ", NR_CPUS);
136 #ifdef CONFIG_DEBUG_PAGEALLOC
137 printk("DEBUG_PAGEALLOC ");
142 printk("%s\n", ppc_md.name ? ppc_md.name : "");
147 printk("Recursive die() failure, output suppressed\n");
152 add_taint(TAINT_DIE);
153 spin_unlock_irqrestore(&die.lock, flags);
155 if (kexec_should_crash(current) ||
156 kexec_sr_activated(smp_processor_id()))
158 crash_kexec_secondary(regs);
161 panic("Fatal exception in interrupt");
164 panic("Fatal exception");
172 void _exception(int signr, struct pt_regs *regs, int code, unsigned long addr)
176 if (!user_mode(regs)) {
177 if (die("Exception in kernel mode", regs, signr))
181 memset(&info, 0, sizeof(info));
182 info.si_signo = signr;
184 info.si_addr = (void __user *) addr;
185 force_sig_info(signr, &info, current);
188 * Init gets no signals that it doesn't have a handler for.
189 * That's all very well, but if it has caused a synchronous
190 * exception and we ignore the resulting signal, it will just
191 * generate the same exception over and over again and we get
192 * nowhere. Better to kill it and let the kernel panic.
194 if (is_init(current)) {
195 __sighandler_t handler;
197 spin_lock_irq(¤t->sighand->siglock);
198 handler = current->sighand->action[signr-1].sa.sa_handler;
199 spin_unlock_irq(¤t->sighand->siglock);
200 if (handler == SIG_DFL) {
201 /* init has generated a synchronous exception
202 and it doesn't have a handler for the signal */
203 printk(KERN_CRIT "init has generated signal %d "
204 "but has no handler for it\n", signr);
211 void system_reset_exception(struct pt_regs *regs)
213 /* See if any machine dependent calls */
214 if (ppc_md.system_reset_exception) {
215 if (ppc_md.system_reset_exception(regs))
220 cpu_set(smp_processor_id(), cpus_in_sr);
223 die("System Reset", regs, SIGABRT);
226 * Some CPUs when released from the debugger will execute this path.
227 * These CPUs entered the debugger via a soft-reset. If the CPU was
228 * hung before entering the debugger it will return to the hung
229 * state when exiting this function. This causes a problem in
230 * kdump since the hung CPU(s) will not respond to the IPI sent
231 * from kdump. To prevent the problem we call crash_kexec_secondary()
232 * here. If a kdump had not been initiated or we exit the debugger
233 * with the "exit and recover" command (x) crash_kexec_secondary()
234 * will return after 5ms and the CPU returns to its previous state.
236 crash_kexec_secondary(regs);
238 /* Must die if the interrupt is not recoverable */
239 if (!(regs->msr & MSR_RI))
240 panic("Unrecoverable System Reset");
242 /* What should we do here? We could issue a shutdown or hard reset. */
247 * I/O accesses can cause machine checks on powermacs.
248 * Check if the NIP corresponds to the address of a sync
249 * instruction for which there is an entry in the exception
251 * Note that the 601 only takes a machine check on TEA
252 * (transfer error ack) signal assertion, and does not
253 * set any of the top 16 bits of SRR1.
256 static inline int check_io_access(struct pt_regs *regs)
259 unsigned long msr = regs->msr;
260 const struct exception_table_entry *entry;
261 unsigned int *nip = (unsigned int *)regs->nip;
263 if (((msr & 0xffff0000) == 0 || (msr & (0x80000 | 0x40000)))
264 && (entry = search_exception_tables(regs->nip)) != NULL) {
266 * Check that it's a sync instruction, or somewhere
267 * in the twi; isync; nop sequence that inb/inw/inl uses.
268 * As the address is in the exception table
269 * we should be able to read the instr there.
270 * For the debug message, we look at the preceding
273 if (*nip == 0x60000000) /* nop */
275 else if (*nip == 0x4c00012c) /* isync */
277 if (*nip == 0x7c0004ac || (*nip >> 26) == 3) {
282 rb = (*nip >> 11) & 0x1f;
283 printk(KERN_DEBUG "%s bad port %lx at %p\n",
284 (*nip & 0x100)? "OUT to": "IN from",
285 regs->gpr[rb] - _IO_BASE, nip);
287 regs->nip = entry->fixup;
291 #endif /* CONFIG_PPC32 */
295 #if defined(CONFIG_4xx) || defined(CONFIG_BOOKE)
296 /* On 4xx, the reason for the machine check or program exception
298 #define get_reason(regs) ((regs)->dsisr)
299 #ifndef CONFIG_FSL_BOOKE
300 #define get_mc_reason(regs) ((regs)->dsisr)
302 #define get_mc_reason(regs) (mfspr(SPRN_MCSR))
304 #define REASON_FP ESR_FP
305 #define REASON_ILLEGAL (ESR_PIL | ESR_PUO)
306 #define REASON_PRIVILEGED ESR_PPR
307 #define REASON_TRAP ESR_PTR
309 /* single-step stuff */
310 #define single_stepping(regs) (current->thread.dbcr0 & DBCR0_IC)
311 #define clear_single_step(regs) (current->thread.dbcr0 &= ~DBCR0_IC)
314 /* On non-4xx, the reason for the machine check or program
315 exception is in the MSR. */
316 #define get_reason(regs) ((regs)->msr)
317 #define get_mc_reason(regs) ((regs)->msr)
318 #define REASON_FP 0x100000
319 #define REASON_ILLEGAL 0x80000
320 #define REASON_PRIVILEGED 0x40000
321 #define REASON_TRAP 0x20000
323 #define single_stepping(regs) ((regs)->msr & MSR_SE)
324 #define clear_single_step(regs) ((regs)->msr &= ~MSR_SE)
328 * This is "fall-back" implementation for configurations
329 * which don't provide platform-specific machine check info
331 void __attribute__ ((weak))
332 platform_machine_check(struct pt_regs *regs)
336 void machine_check_exception(struct pt_regs *regs)
339 unsigned long reason = get_mc_reason(regs);
341 /* See if any machine dependent calls */
342 if (ppc_md.machine_check_exception)
343 recover = ppc_md.machine_check_exception(regs);
348 if (user_mode(regs)) {
350 _exception(SIGBUS, regs, BUS_ADRERR, regs->nip);
354 #if defined(CONFIG_8xx) && defined(CONFIG_PCI)
355 /* the qspan pci read routines can cause machine checks -- Cort */
356 bad_page_fault(regs, regs->dar, SIGBUS);
360 if (debugger_fault_handler(regs)) {
365 if (check_io_access(regs))
368 #if defined(CONFIG_4xx) && !defined(CONFIG_440A)
369 if (reason & ESR_IMCP) {
370 printk("Instruction");
371 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
374 printk(" machine check in kernel mode.\n");
375 #elif defined(CONFIG_440A)
376 printk("Machine check in kernel mode.\n");
377 if (reason & ESR_IMCP){
378 printk("Instruction Synchronous Machine Check exception\n");
379 mtspr(SPRN_ESR, reason & ~ESR_IMCP);
382 u32 mcsr = mfspr(SPRN_MCSR);
384 printk("Instruction Read PLB Error\n");
386 printk("Data Read PLB Error\n");
388 printk("Data Write PLB Error\n");
389 if (mcsr & MCSR_TLBP)
390 printk("TLB Parity Error\n");
391 if (mcsr & MCSR_ICP){
392 flush_instruction_cache();
393 printk("I-Cache Parity Error\n");
395 if (mcsr & MCSR_DCSP)
396 printk("D-Cache Search Parity Error\n");
397 if (mcsr & MCSR_DCFP)
398 printk("D-Cache Flush Parity Error\n");
399 if (mcsr & MCSR_IMPE)
400 printk("Machine Check exception is imprecise\n");
403 mtspr(SPRN_MCSR, mcsr);
405 #elif defined (CONFIG_E500)
406 printk("Machine check in kernel mode.\n");
407 printk("Caused by (from MCSR=%lx): ", reason);
409 if (reason & MCSR_MCP)
410 printk("Machine Check Signal\n");
411 if (reason & MCSR_ICPERR)
412 printk("Instruction Cache Parity Error\n");
413 if (reason & MCSR_DCP_PERR)
414 printk("Data Cache Push Parity Error\n");
415 if (reason & MCSR_DCPERR)
416 printk("Data Cache Parity Error\n");
417 if (reason & MCSR_GL_CI)
418 printk("Guarded Load or Cache-Inhibited stwcx.\n");
419 if (reason & MCSR_BUS_IAERR)
420 printk("Bus - Instruction Address Error\n");
421 if (reason & MCSR_BUS_RAERR)
422 printk("Bus - Read Address Error\n");
423 if (reason & MCSR_BUS_WAERR)
424 printk("Bus - Write Address Error\n");
425 if (reason & MCSR_BUS_IBERR)
426 printk("Bus - Instruction Data Error\n");
427 if (reason & MCSR_BUS_RBERR)
428 printk("Bus - Read Data Bus Error\n");
429 if (reason & MCSR_BUS_WBERR)
430 printk("Bus - Read Data Bus Error\n");
431 if (reason & MCSR_BUS_IPERR)
432 printk("Bus - Instruction Parity Error\n");
433 if (reason & MCSR_BUS_RPERR)
434 printk("Bus - Read Parity Error\n");
435 #elif defined (CONFIG_E200)
436 printk("Machine check in kernel mode.\n");
437 printk("Caused by (from MCSR=%lx): ", reason);
439 if (reason & MCSR_MCP)
440 printk("Machine Check Signal\n");
441 if (reason & MCSR_CP_PERR)
442 printk("Cache Push Parity Error\n");
443 if (reason & MCSR_CPERR)
444 printk("Cache Parity Error\n");
445 if (reason & MCSR_EXCP_ERR)
446 printk("ISI, ITLB, or Bus Error on first instruction fetch for an exception handler\n");
447 if (reason & MCSR_BUS_IRERR)
448 printk("Bus - Read Bus Error on instruction fetch\n");
449 if (reason & MCSR_BUS_DRERR)
450 printk("Bus - Read Bus Error on data load\n");
451 if (reason & MCSR_BUS_WRERR)
452 printk("Bus - Write Bus Error on buffered store or cache line push\n");
453 #else /* !CONFIG_4xx && !CONFIG_E500 && !CONFIG_E200 */
454 printk("Machine check in kernel mode.\n");
455 printk("Caused by (from SRR1=%lx): ", reason);
456 switch (reason & 0x601F0000) {
458 printk("Machine check signal\n");
460 case 0: /* for 601 */
462 case 0x140000: /* 7450 MSS error and TEA */
463 printk("Transfer error ack signal\n");
466 printk("Data parity error signal\n");
469 printk("Address parity error signal\n");
472 printk("L1 Data Cache error\n");
475 printk("L1 Instruction Cache error\n");
478 printk("L2 data cache parity error\n");
481 printk("Unknown values in msr\n");
483 #endif /* CONFIG_4xx */
486 * Optional platform-provided routine to print out
487 * additional info, e.g. bus error registers.
489 platform_machine_check(regs);
491 if (debugger_fault_handler(regs))
493 die("Machine check", regs, SIGBUS);
495 /* Must die if the interrupt is not recoverable */
496 if (!(regs->msr & MSR_RI))
497 panic("Unrecoverable Machine check");
500 void SMIException(struct pt_regs *regs)
502 die("System Management Interrupt", regs, SIGABRT);
505 void unknown_exception(struct pt_regs *regs)
507 printk("Bad trap at PC: %lx, SR: %lx, vector=%lx\n",
508 regs->nip, regs->msr, regs->trap);
510 _exception(SIGTRAP, regs, 0, 0);
513 void instruction_breakpoint_exception(struct pt_regs *regs)
515 if (notify_die(DIE_IABR_MATCH, "iabr_match", regs, 5,
516 5, SIGTRAP) == NOTIFY_STOP)
518 if (debugger_iabr_match(regs))
520 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
523 void RunModeException(struct pt_regs *regs)
525 _exception(SIGTRAP, regs, 0, 0);
528 void __kprobes single_step_exception(struct pt_regs *regs)
530 regs->msr &= ~(MSR_SE | MSR_BE); /* Turn off 'trace' bits */
532 if (notify_die(DIE_SSTEP, "single_step", regs, 5,
533 5, SIGTRAP) == NOTIFY_STOP)
535 if (debugger_sstep(regs))
538 _exception(SIGTRAP, regs, TRAP_TRACE, regs->nip);
542 * After we have successfully emulated an instruction, we have to
543 * check if the instruction was being single-stepped, and if so,
544 * pretend we got a single-step exception. This was pointed out
545 * by Kumar Gala. -- paulus
547 static void emulate_single_step(struct pt_regs *regs)
549 if (single_stepping(regs)) {
550 clear_single_step(regs);
551 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
555 static inline int __parse_fpscr(unsigned long fpscr)
559 /* Invalid operation */
560 if ((fpscr & FPSCR_VE) && (fpscr & FPSCR_VX))
564 else if ((fpscr & FPSCR_OE) && (fpscr & FPSCR_OX))
568 else if ((fpscr & FPSCR_UE) && (fpscr & FPSCR_UX))
572 else if ((fpscr & FPSCR_ZE) && (fpscr & FPSCR_ZX))
576 else if ((fpscr & FPSCR_XE) && (fpscr & FPSCR_XX))
582 static void parse_fpe(struct pt_regs *regs)
586 flush_fp_to_thread(current);
588 code = __parse_fpscr(current->thread.fpscr.val);
590 _exception(SIGFPE, regs, code, regs->nip);
594 * Illegal instruction emulation support. Originally written to
595 * provide the PVR to user applications using the mfspr rd, PVR.
596 * Return non-zero if we can't emulate, or -EFAULT if the associated
597 * memory access caused an access fault. Return zero on success.
599 * There are a couple of ways to do this, either "decode" the instruction
600 * or directly match lots of bits. In this case, matching lots of
601 * bits is faster and easier.
604 #define INST_MFSPR_PVR 0x7c1f42a6
605 #define INST_MFSPR_PVR_MASK 0xfc1fffff
607 #define INST_DCBA 0x7c0005ec
608 #define INST_DCBA_MASK 0xfc0007fe
610 #define INST_MCRXR 0x7c000400
611 #define INST_MCRXR_MASK 0xfc0007fe
613 #define INST_STRING 0x7c00042a
614 #define INST_STRING_MASK 0xfc0007fe
615 #define INST_STRING_GEN_MASK 0xfc00067e
616 #define INST_LSWI 0x7c0004aa
617 #define INST_LSWX 0x7c00042a
618 #define INST_STSWI 0x7c0005aa
619 #define INST_STSWX 0x7c00052a
621 #define INST_POPCNTB 0x7c0000f4
622 #define INST_POPCNTB_MASK 0xfc0007fe
624 static int emulate_string_inst(struct pt_regs *regs, u32 instword)
626 u8 rT = (instword >> 21) & 0x1f;
627 u8 rA = (instword >> 16) & 0x1f;
628 u8 NB_RB = (instword >> 11) & 0x1f;
633 /* Early out if we are an invalid form of lswx */
634 if ((instword & INST_STRING_MASK) == INST_LSWX)
635 if ((rT == rA) || (rT == NB_RB))
638 EA = (rA == 0) ? 0 : regs->gpr[rA];
640 switch (instword & INST_STRING_MASK) {
644 num_bytes = regs->xer & 0x7f;
648 num_bytes = (NB_RB == 0) ? 32 : NB_RB;
654 while (num_bytes != 0)
657 u32 shift = 8 * (3 - (pos & 0x3));
659 switch ((instword & INST_STRING_MASK)) {
662 if (get_user(val, (u8 __user *)EA))
664 /* first time updating this reg,
668 regs->gpr[rT] |= val << shift;
672 val = regs->gpr[rT] >> shift;
673 if (put_user(val, (u8 __user *)EA))
677 /* move EA to next address */
681 /* manage our position within the register */
692 static int emulate_popcntb_inst(struct pt_regs *regs, u32 instword)
697 ra = (instword >> 16) & 0x1f;
698 rs = (instword >> 21) & 0x1f;
701 tmp = tmp - ((tmp >> 1) & 0x5555555555555555ULL);
702 tmp = (tmp & 0x3333333333333333ULL) + ((tmp >> 2) & 0x3333333333333333ULL);
703 tmp = (tmp + (tmp >> 4)) & 0x0f0f0f0f0f0f0f0fULL;
709 static int emulate_instruction(struct pt_regs *regs)
714 if (!user_mode(regs) || (regs->msr & MSR_LE))
716 CHECK_FULL_REGS(regs);
718 if (get_user(instword, (u32 __user *)(regs->nip)))
721 /* Emulate the mfspr rD, PVR. */
722 if ((instword & INST_MFSPR_PVR_MASK) == INST_MFSPR_PVR) {
723 rd = (instword >> 21) & 0x1f;
724 regs->gpr[rd] = mfspr(SPRN_PVR);
728 /* Emulating the dcba insn is just a no-op. */
729 if ((instword & INST_DCBA_MASK) == INST_DCBA)
732 /* Emulate the mcrxr insn. */
733 if ((instword & INST_MCRXR_MASK) == INST_MCRXR) {
734 int shift = (instword >> 21) & 0x1c;
735 unsigned long msk = 0xf0000000UL >> shift;
737 regs->ccr = (regs->ccr & ~msk) | ((regs->xer >> shift) & msk);
738 regs->xer &= ~0xf0000000UL;
742 /* Emulate load/store string insn. */
743 if ((instword & INST_STRING_GEN_MASK) == INST_STRING)
744 return emulate_string_inst(regs, instword);
746 /* Emulate the popcntb (Population Count Bytes) instruction. */
747 if ((instword & INST_POPCNTB_MASK) == INST_POPCNTB) {
748 return emulate_popcntb_inst(regs, instword);
754 int is_valid_bugaddr(unsigned long addr)
756 return is_kernel_addr(addr);
759 void __kprobes program_check_exception(struct pt_regs *regs)
761 unsigned int reason = get_reason(regs);
762 extern int do_mathemu(struct pt_regs *regs);
764 /* We can now get here via a FP Unavailable exception if the core
765 * has no FPU, in that case the reason flags will be 0 */
767 if (reason & REASON_FP) {
768 /* IEEE FP exception */
772 if (reason & REASON_TRAP) {
774 if (notify_die(DIE_BPT, "breakpoint", regs, 5, 5, SIGTRAP)
777 if (debugger_bpt(regs))
780 if (!(regs->msr & MSR_PR) && /* not user-mode */
781 report_bug(regs->nip, regs) == BUG_TRAP_TYPE_WARN) {
785 _exception(SIGTRAP, regs, TRAP_BRKPT, regs->nip);
791 #ifdef CONFIG_MATH_EMULATION
792 /* (reason & REASON_ILLEGAL) would be the obvious thing here,
793 * but there seems to be a hardware bug on the 405GP (RevD)
794 * that means ESR is sometimes set incorrectly - either to
795 * ESR_DST (!?) or 0. In the process of chasing this with the
796 * hardware people - not sure if it can happen on any illegal
797 * instruction or only on FP instructions, whether there is a
798 * pattern to occurences etc. -dgibson 31/Mar/2003 */
799 switch (do_mathemu(regs)) {
801 emulate_single_step(regs);
805 code = __parse_fpscr(current->thread.fpscr.val);
806 _exception(SIGFPE, regs, code, regs->nip);
810 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
813 /* fall through on any other errors */
814 #endif /* CONFIG_MATH_EMULATION */
816 /* Try to emulate it if we should. */
817 if (reason & (REASON_ILLEGAL | REASON_PRIVILEGED)) {
818 switch (emulate_instruction(regs)) {
821 emulate_single_step(regs);
824 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
829 if (reason & REASON_PRIVILEGED)
830 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
832 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
835 void alignment_exception(struct pt_regs *regs)
837 int sig, code, fixed = 0;
839 /* we don't implement logging of alignment exceptions */
840 if (!(current->thread.align_ctl & PR_UNALIGN_SIGBUS))
841 fixed = fix_alignment(regs);
844 regs->nip += 4; /* skip over emulated instruction */
845 emulate_single_step(regs);
849 /* Operand address was bad */
850 if (fixed == -EFAULT) {
858 _exception(sig, regs, code, regs->dar);
860 bad_page_fault(regs, regs->dar, sig);
863 void StackOverflow(struct pt_regs *regs)
865 printk(KERN_CRIT "Kernel stack overflow in process %p, r1=%lx\n",
866 current, regs->gpr[1]);
869 panic("kernel stack overflow");
872 void nonrecoverable_exception(struct pt_regs *regs)
874 printk(KERN_ERR "Non-recoverable exception at PC=%lx MSR=%lx\n",
875 regs->nip, regs->msr);
877 die("nonrecoverable exception", regs, SIGKILL);
880 void trace_syscall(struct pt_regs *regs)
882 printk("Task: %p(%d), PC: %08lX/%08lX, Syscall: %3ld, Result: %s%ld %s\n",
883 current, current->pid, regs->nip, regs->link, regs->gpr[0],
884 regs->ccr&0x10000000?"Error=":"", regs->gpr[3], print_tainted());
887 void kernel_fp_unavailable_exception(struct pt_regs *regs)
889 printk(KERN_EMERG "Unrecoverable FP Unavailable Exception "
890 "%lx at %lx\n", regs->trap, regs->nip);
891 die("Unrecoverable FP Unavailable Exception", regs, SIGABRT);
894 void altivec_unavailable_exception(struct pt_regs *regs)
896 if (user_mode(regs)) {
897 /* A user program has executed an altivec instruction,
898 but this kernel doesn't support altivec. */
899 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
903 printk(KERN_EMERG "Unrecoverable VMX/Altivec Unavailable Exception "
904 "%lx at %lx\n", regs->trap, regs->nip);
905 die("Unrecoverable VMX/Altivec Unavailable Exception", regs, SIGABRT);
908 void performance_monitor_exception(struct pt_regs *regs)
914 void SoftwareEmulation(struct pt_regs *regs)
916 extern int do_mathemu(struct pt_regs *);
917 extern int Soft_emulate_8xx(struct pt_regs *);
920 CHECK_FULL_REGS(regs);
922 if (!user_mode(regs)) {
924 die("Kernel Mode Software FPU Emulation", regs, SIGFPE);
927 #ifdef CONFIG_MATH_EMULATION
928 errcode = do_mathemu(regs);
932 emulate_single_step(regs);
936 code = __parse_fpscr(current->thread.fpscr.val);
937 _exception(SIGFPE, regs, code, regs->nip);
941 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
944 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
949 errcode = Soft_emulate_8xx(regs);
952 emulate_single_step(regs);
955 _exception(SIGILL, regs, ILL_ILLOPC, regs->nip);
958 _exception(SIGSEGV, regs, SEGV_MAPERR, regs->nip);
963 #endif /* CONFIG_8xx */
965 #if defined(CONFIG_40x) || defined(CONFIG_BOOKE)
967 void DebugException(struct pt_regs *regs, unsigned long debug_status)
969 if (debug_status & DBSR_IC) { /* instruction completion */
970 regs->msr &= ~MSR_DE;
971 if (user_mode(regs)) {
972 current->thread.dbcr0 &= ~DBCR0_IC;
974 /* Disable instruction completion */
975 mtspr(SPRN_DBCR0, mfspr(SPRN_DBCR0) & ~DBCR0_IC);
976 /* Clear the instruction completion event */
977 mtspr(SPRN_DBSR, DBSR_IC);
978 if (debugger_sstep(regs))
981 _exception(SIGTRAP, regs, TRAP_TRACE, 0);
984 #endif /* CONFIG_4xx || CONFIG_BOOKE */
986 #if !defined(CONFIG_TAU_INT)
987 void TAUException(struct pt_regs *regs)
989 printk("TAU trap at PC: %lx, MSR: %lx, vector=%lx %s\n",
990 regs->nip, regs->msr, regs->trap, print_tainted());
992 #endif /* CONFIG_INT_TAU */
994 #ifdef CONFIG_ALTIVEC
995 void altivec_assist_exception(struct pt_regs *regs)
999 if (!user_mode(regs)) {
1000 printk(KERN_EMERG "VMX/Altivec assist exception in kernel mode"
1001 " at %lx\n", regs->nip);
1002 die("Kernel VMX/Altivec assist exception", regs, SIGILL);
1005 flush_altivec_to_thread(current);
1007 err = emulate_altivec(regs);
1009 regs->nip += 4; /* skip emulated instruction */
1010 emulate_single_step(regs);
1014 if (err == -EFAULT) {
1015 /* got an error reading the instruction */
1016 _exception(SIGSEGV, regs, SEGV_ACCERR, regs->nip);
1018 /* didn't recognize the instruction */
1019 /* XXX quick hack for now: set the non-Java bit in the VSCR */
1020 if (printk_ratelimit())
1021 printk(KERN_ERR "Unrecognized altivec instruction "
1022 "in %s at %lx\n", current->comm, regs->nip);
1023 current->thread.vscr.u[3] |= 0x10000;
1026 #endif /* CONFIG_ALTIVEC */
1028 #ifdef CONFIG_FSL_BOOKE
1029 void CacheLockingException(struct pt_regs *regs, unsigned long address,
1030 unsigned long error_code)
1032 /* We treat cache locking instructions from the user
1033 * as priv ops, in the future we could try to do
1036 if (error_code & (ESR_DLK|ESR_ILK))
1037 _exception(SIGILL, regs, ILL_PRVOPC, regs->nip);
1040 #endif /* CONFIG_FSL_BOOKE */
1043 void SPEFloatingPointException(struct pt_regs *regs)
1045 unsigned long spefscr;
1049 spefscr = current->thread.spefscr;
1050 fpexc_mode = current->thread.fpexc_mode;
1052 /* Hardware does not neccessarily set sticky
1053 * underflow/overflow/invalid flags */
1054 if ((spefscr & SPEFSCR_FOVF) && (fpexc_mode & PR_FP_EXC_OVF)) {
1056 spefscr |= SPEFSCR_FOVFS;
1058 else if ((spefscr & SPEFSCR_FUNF) && (fpexc_mode & PR_FP_EXC_UND)) {
1060 spefscr |= SPEFSCR_FUNFS;
1062 else if ((spefscr & SPEFSCR_FDBZ) && (fpexc_mode & PR_FP_EXC_DIV))
1064 else if ((spefscr & SPEFSCR_FINV) && (fpexc_mode & PR_FP_EXC_INV)) {
1066 spefscr |= SPEFSCR_FINVS;
1068 else if ((spefscr & (SPEFSCR_FG | SPEFSCR_FX)) && (fpexc_mode & PR_FP_EXC_RES))
1071 current->thread.spefscr = spefscr;
1073 _exception(SIGFPE, regs, code, regs->nip);
1079 * We enter here if we get an unrecoverable exception, that is, one
1080 * that happened at a point where the RI (recoverable interrupt) bit
1081 * in the MSR is 0. This indicates that SRR0/1 are live, and that
1082 * we therefore lost state by taking this exception.
1084 void unrecoverable_exception(struct pt_regs *regs)
1086 printk(KERN_EMERG "Unrecoverable exception %lx at %lx\n",
1087 regs->trap, regs->nip);
1088 die("Unrecoverable exception", regs, SIGABRT);
1091 #ifdef CONFIG_BOOKE_WDT
1093 * Default handler for a Watchdog exception,
1094 * spins until a reboot occurs
1096 void __attribute__ ((weak)) WatchdogHandler(struct pt_regs *regs)
1098 /* Generic WatchdogHandler, implement your own */
1099 mtspr(SPRN_TCR, mfspr(SPRN_TCR)&(~TCR_WIE));
1103 void WatchdogException(struct pt_regs *regs)
1105 printk (KERN_EMERG "PowerPC Book-E Watchdog Exception\n");
1106 WatchdogHandler(regs);
1111 * We enter here if we discover during exception entry that we are
1112 * running in supervisor mode with a userspace value in the stack pointer.
1114 void kernel_bad_stack(struct pt_regs *regs)
1116 printk(KERN_EMERG "Bad kernel stack pointer %lx at %lx\n",
1117 regs->gpr[1], regs->nip);
1118 die("Bad kernel stack pointer", regs, SIGABRT);
1121 void __init trap_init(void)