2 * MPC8378E MDS Device Tree Source
4 * Copyright 2007 Freescale Semiconductor Inc.
6 * This program is free software; you can redistribute it and/or modify it
7 * under the terms of the GNU General Public License as published by the
8 * Free Software Foundation; either version 2 of the License, or (at your
9 * option) any later version.
15 model = "fsl,mpc8378emds";
16 compatible = "fsl,mpc8378emds","fsl,mpc837xmds";
37 d-cache-line-size = <32>;
38 i-cache-line-size = <32>;
39 d-cache-size = <32768>;
40 i-cache-size = <32768>;
41 timebase-frequency = <0>;
43 clock-frequency = <0>;
48 device_type = "memory";
49 reg = <0x00000000 0x20000000>; // 512MB at 0
55 compatible = "fsl,mpc8378-elbc", "fsl,elbc", "simple-bus";
56 reg = <0xe0005000 0x1000>;
57 interrupts = <77 0x8>;
58 interrupt-parent = <&ipic>;
60 // booting from NOR flash
61 ranges = <0 0x0 0xfe000000 0x02000000
62 1 0x0 0xf8000000 0x00008000
63 3 0x0 0xe0600000 0x00008000>;
68 compatible = "cfi-flash";
69 reg = <0 0x0 0x2000000>;
79 reg = <0x100000 0x800000>;
83 reg = <0x1d00000 0x200000>;
87 reg = <0x1f00000 0x100000>;
93 compatible = "fsl,mpc837xmds-bcsr";
99 compatible = "fsl,mpc8378-fcm-nand",
101 reg = <3 0x0 0x8000>;
104 reg = <0x0 0x100000>;
109 reg = <0x100000 0x300000>;
113 reg = <0x400000 0x1c00000>;
119 #address-cells = <1>;
122 compatible = "simple-bus";
123 ranges = <0x0 0xe0000000 0x00100000>;
124 reg = <0xe0000000 0x00000200>;
128 compatible = "mpc83xx_wdt";
133 #address-cells = <1>;
135 compatible = "simple-bus";
136 sleep = <&pmc 0x0c000000>;
140 #address-cells = <1>;
143 compatible = "fsl-i2c";
144 reg = <0x3000 0x100>;
145 interrupts = <14 0x8>;
146 interrupt-parent = <&ipic>;
150 compatible = "dallas,ds1374";
152 interrupts = <19 0x8>;
153 interrupt-parent = <&ipic>;
158 compatible = "fsl,mpc8378-esdhc", "fsl,esdhc";
159 reg = <0x2e000 0x1000>;
160 interrupts = <42 0x8>;
161 interrupt-parent = <&ipic>;
162 /* Filled in by U-Boot */
163 clock-frequency = <0>;
168 #address-cells = <1>;
171 compatible = "fsl-i2c";
172 reg = <0x3100 0x100>;
173 interrupts = <15 0x8>;
174 interrupt-parent = <&ipic>;
180 compatible = "fsl,spi";
181 reg = <0x7000 0x1000>;
182 interrupts = <16 0x8>;
183 interrupt-parent = <&ipic>;
188 #address-cells = <1>;
190 compatible = "fsl,mpc8378-dma", "fsl,elo-dma";
192 ranges = <0 0x8100 0x1a8>;
193 interrupt-parent = <&ipic>;
197 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
200 interrupt-parent = <&ipic>;
204 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
207 interrupt-parent = <&ipic>;
211 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
214 interrupt-parent = <&ipic>;
218 compatible = "fsl,mpc8378-dma-channel", "fsl,elo-dma-channel";
221 interrupt-parent = <&ipic>;
227 compatible = "fsl-usb2-dr";
228 reg = <0x23000 0x1000>;
229 #address-cells = <1>;
231 interrupt-parent = <&ipic>;
232 interrupts = <38 0x8>;
235 sleep = <&pmc 0x00c00000>;
238 enet0: ethernet@24000 {
239 #address-cells = <1>;
242 device_type = "network";
244 compatible = "gianfar";
245 reg = <0x24000 0x1000>;
246 ranges = <0x0 0x24000 0x1000>;
247 local-mac-address = [ 00 00 00 00 00 00 ];
248 interrupts = <32 0x8 33 0x8 34 0x8>;
249 phy-connection-type = "mii";
250 interrupt-parent = <&ipic>;
251 tbi-handle = <&tbi0>;
252 phy-handle = <&phy2>;
253 sleep = <&pmc 0xc0000000>;
257 #address-cells = <1>;
259 compatible = "fsl,gianfar-mdio";
262 phy2: ethernet-phy@2 {
263 interrupt-parent = <&ipic>;
264 interrupts = <17 0x8>;
266 device_type = "ethernet-phy";
269 phy3: ethernet-phy@3 {
270 interrupt-parent = <&ipic>;
271 interrupts = <18 0x8>;
273 device_type = "ethernet-phy";
278 device_type = "tbi-phy";
283 enet1: ethernet@25000 {
284 #address-cells = <1>;
287 device_type = "network";
289 compatible = "gianfar";
290 reg = <0x25000 0x1000>;
291 ranges = <0x0 0x25000 0x1000>;
292 local-mac-address = [ 00 00 00 00 00 00 ];
293 interrupts = <35 0x8 36 0x8 37 0x8>;
294 phy-connection-type = "mii";
295 interrupt-parent = <&ipic>;
296 tbi-handle = <&tbi1>;
297 phy-handle = <&phy3>;
298 sleep = <&pmc 0x30000000>;
302 #address-cells = <1>;
304 compatible = "fsl,gianfar-tbi";
309 device_type = "tbi-phy";
314 serial0: serial@4500 {
316 device_type = "serial";
317 compatible = "ns16550";
318 reg = <0x4500 0x100>;
319 clock-frequency = <0>;
320 interrupts = <9 0x8>;
321 interrupt-parent = <&ipic>;
324 serial1: serial@4600 {
326 device_type = "serial";
327 compatible = "ns16550";
328 reg = <0x4600 0x100>;
329 clock-frequency = <0>;
330 interrupts = <10 0x8>;
331 interrupt-parent = <&ipic>;
335 compatible = "fsl,sec3.0", "fsl,sec2.4", "fsl,sec2.2",
336 "fsl,sec2.1", "fsl,sec2.0";
337 reg = <0x30000 0x10000>;
338 interrupts = <11 0x8>;
339 interrupt-parent = <&ipic>;
340 fsl,num-channels = <4>;
341 fsl,channel-fifo-len = <24>;
342 fsl,exec-units-mask = <0x9fe>;
343 fsl,descriptor-types-mask = <0x3ab0ebf>;
344 sleep = <&pmc 0x03000000>;
348 * interrupts cell = <intr #, sense>
349 * sense values match linux IORESOURCE_IRQ_* defines:
350 * sense == 8: Level, low assertion
351 * sense == 2: Edge, high-to-low change
354 compatible = "fsl,ipic";
355 interrupt-controller;
356 #address-cells = <0>;
357 #interrupt-cells = <2>;
362 compatible = "fsl,mpc8378-pmc", "fsl,mpc8349-pmc";
363 reg = <0xb00 0x100 0xa00 0x100>;
364 interrupts = <80 0x8>;
365 interrupt-parent = <&ipic>;
370 interrupt-map-mask = <0xf800 0x0 0x0 0x7>;
374 0x8800 0x0 0x0 0x1 &ipic 20 0x8
375 0x8800 0x0 0x0 0x2 &ipic 21 0x8
376 0x8800 0x0 0x0 0x3 &ipic 22 0x8
377 0x8800 0x0 0x0 0x4 &ipic 23 0x8
380 0x9000 0x0 0x0 0x1 &ipic 22 0x8
381 0x9000 0x0 0x0 0x2 &ipic 23 0x8
382 0x9000 0x0 0x0 0x3 &ipic 20 0x8
383 0x9000 0x0 0x0 0x4 &ipic 21 0x8
386 0x9800 0x0 0x0 0x1 &ipic 23 0x8
387 0x9800 0x0 0x0 0x2 &ipic 20 0x8
388 0x9800 0x0 0x0 0x3 &ipic 21 0x8
389 0x9800 0x0 0x0 0x4 &ipic 22 0x8
392 0xa800 0x0 0x0 0x1 &ipic 20 0x8
393 0xa800 0x0 0x0 0x2 &ipic 21 0x8
394 0xa800 0x0 0x0 0x3 &ipic 22 0x8
395 0xa800 0x0 0x0 0x4 &ipic 23 0x8
398 0xb000 0x0 0x0 0x1 &ipic 23 0x8
399 0xb000 0x0 0x0 0x2 &ipic 20 0x8
400 0xb000 0x0 0x0 0x3 &ipic 21 0x8
401 0xb000 0x0 0x0 0x4 &ipic 22 0x8
404 0xb800 0x0 0x0 0x1 &ipic 22 0x8
405 0xb800 0x0 0x0 0x2 &ipic 23 0x8
406 0xb800 0x0 0x0 0x3 &ipic 20 0x8
407 0xb800 0x0 0x0 0x4 &ipic 21 0x8
410 0xc000 0x0 0x0 0x1 &ipic 21 0x8
411 0xc000 0x0 0x0 0x2 &ipic 22 0x8
412 0xc000 0x0 0x0 0x3 &ipic 23 0x8
413 0xc000 0x0 0x0 0x4 &ipic 20 0x8>;
414 interrupt-parent = <&ipic>;
415 interrupts = <66 0x8>;
416 bus-range = <0x0 0x0>;
417 ranges = <0x02000000 0x0 0x90000000 0x90000000 0x0 0x10000000
418 0x42000000 0x0 0x80000000 0x80000000 0x0 0x10000000
419 0x01000000 0x0 0x00000000 0xe0300000 0x0 0x00100000>;
420 clock-frequency = <0>;
421 sleep = <&pmc 0x00010000>;
422 #interrupt-cells = <1>;
424 #address-cells = <3>;
425 reg = <0xe0008500 0x100 /* internal registers */
426 0xe0008300 0x8>; /* config space access registers */
427 compatible = "fsl,mpc8349-pci";
431 pci1: pcie@e0009000 {
432 #address-cells = <3>;
434 #interrupt-cells = <1>;
436 compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie";
437 reg = <0xe0009000 0x00001000>;
438 ranges = <0x02000000 0 0xa8000000 0xa8000000 0 0x10000000
439 0x01000000 0 0x00000000 0xb8000000 0 0x00800000>;
441 interrupt-map-mask = <0xf800 0 0 7>;
442 interrupt-map = <0 0 0 1 &ipic 1 8
446 sleep = <&pmc 0x00300000>;
447 clock-frequency = <0>;
450 #address-cells = <3>;
454 ranges = <0x02000000 0 0xa8000000
455 0x02000000 0 0xa8000000
457 0x01000000 0 0x00000000
458 0x01000000 0 0x00000000
463 pci2: pcie@e000a000 {
464 #address-cells = <3>;
466 #interrupt-cells = <1>;
468 compatible = "fsl,mpc8378-pcie", "fsl,mpc8314-pcie";
469 reg = <0xe000a000 0x00001000>;
470 ranges = <0x02000000 0 0xc8000000 0xc8000000 0 0x10000000
471 0x01000000 0 0x00000000 0xd8000000 0 0x00800000>;
473 interrupt-map-mask = <0xf800 0 0 7>;
474 interrupt-map = <0 0 0 1 &ipic 2 8
478 sleep = <&pmc 0x000c0000>;
479 clock-frequency = <0>;
482 #address-cells = <3>;
486 ranges = <0x02000000 0 0xc8000000
487 0x02000000 0 0xc8000000
489 0x01000000 0 0x00000000
490 0x01000000 0 0x00000000