2 * linux/arch/arm/mm/arm925.S: MMU functions for ARM925
4 * Copyright (C) 1999,2000 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd.
6 * Copyright (C) 2002 RidgeRun, Inc.
7 * Copyright (C) 2002-2003 MontaVista Software, Inc.
9 * Update for Linux-2.6 and cache flush improvements
10 * Copyright (C) 2004 Nokia Corporation by Tony Lindgren <tony@atomide.com>
12 * hacked for non-paged-MM by Hyok S. Choi, 2004.
14 * This program is free software; you can redistribute it and/or modify
15 * it under the terms of the GNU General Public License as published by
16 * the Free Software Foundation; either version 2 of the License, or
17 * (at your option) any later version.
19 * This program is distributed in the hope that it will be useful,
20 * but WITHOUT ANY WARRANTY; without even the implied warranty of
21 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
22 * GNU General Public License for more details.
24 * You should have received a copy of the GNU General Public License
25 * along with this program; if not, write to the Free Software
26 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
29 * These are the low level assembler for performing cache and TLB
30 * functions on the arm925.
32 * CONFIG_CPU_ARM925_CPU_IDLE -> nohlt
34 * Some additional notes based on deciphering the TI TRM on OMAP-5910:
36 * NOTE1: The TI925T Configuration Register bit "D-cache clean and flush
37 * entry mode" must be 0 to flush the entries in both segments
38 * at once. This is the default value. See TRM 2-20 and 2-24 for
41 * NOTE2: Default is the "D-cache clean and flush entry mode". It looks
42 * like the "Transparent mode" must be on for partial cache flushes
43 * to work in this mode. This mode only works with 16-bit external
44 * memory. See TRM 2-24 for more information.
46 * NOTE3: Write-back cache flushing seems to be flakey with devices using
47 * direct memory access, such as USB OHCI. The workaround is to use
48 * write-through cache with CONFIG_CPU_DCACHE_WRITETHROUGH (this is
49 * the default for OMAP-1510).
52 #include <linux/linkage.h>
53 #include <linux/init.h>
54 #include <asm/assembler.h>
55 #include <asm/hwcap.h>
56 #include <asm/pgtable-hwdef.h>
57 #include <asm/pgtable.h>
59 #include <asm/ptrace.h>
60 #include "proc-macros.S"
63 * The size of one data cache line.
65 #define CACHE_DLINESIZE 16
68 * The number of data cache segments.
70 #define CACHE_DSEGMENTS 2
73 * The number of lines in a cache segment.
75 #define CACHE_DENTRIES 256
78 * This is the size at which it becomes more efficient to
79 * clean the whole cache, rather than using the individual
80 * cache line maintenance instructions.
82 #define CACHE_DLIMIT 8192
86 * cpu_arm925_proc_init()
88 ENTRY(cpu_arm925_proc_init)
92 * cpu_arm925_proc_fin()
94 ENTRY(cpu_arm925_proc_fin)
95 mrc p15, 0, r0, c1, c0, 0 @ ctrl register
96 bic r0, r0, #0x1000 @ ...i............
97 bic r0, r0, #0x000e @ ............wca.
98 mcr p15, 0, r0, c1, c0, 0 @ disable caches
102 * cpu_arm925_reset(loc)
104 * Perform a soft reset of the system. Put the CPU into the
105 * same state as it would be if it had been reset, and branch
106 * to what would be the reset vector.
108 * loc: location to jump to for soft reset
111 ENTRY(cpu_arm925_reset)
112 /* Send software reset to MPU and DSP */
114 orr ip, ip, #0x00fe0000
115 orr ip, ip, #0x0000ce00
120 mcr p15, 0, ip, c7, c7, 0 @ invalidate I,D caches
121 mcr p15, 0, ip, c7, c10, 4 @ drain WB
123 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
125 mrc p15, 0, ip, c1, c0, 0 @ ctrl register
126 bic ip, ip, #0x000f @ ............wcam
127 bic ip, ip, #0x1100 @ ...i...s........
128 mcr p15, 0, ip, c1, c0, 0 @ ctrl register
132 * cpu_arm925_do_idle()
134 * Called with IRQs disabled
137 ENTRY(cpu_arm925_do_idle)
139 mrc p15, 0, r1, c1, c0, 0 @ Read control register
140 mcr p15, 0, r0, c7, c10, 4 @ Drain write buffer
142 mcr p15, 0, r2, c1, c0, 0 @ Disable I cache
143 mcr p15, 0, r0, c7, c0, 4 @ Wait for interrupt
144 mcr p15, 0, r1, c1, c0, 0 @ Restore ICache enable
150 * Unconditionally clean and invalidate the entire icache.
152 ENTRY(arm925_flush_icache_all)
154 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
156 ENDPROC(arm925_flush_icache_all)
159 * flush_user_cache_all()
161 * Clean and invalidate all cache entries in a particular
164 ENTRY(arm925_flush_user_cache_all)
168 * flush_kern_cache_all()
170 * Clean and invalidate the entire cache.
172 ENTRY(arm925_flush_kern_cache_all)
176 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
177 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
179 /* Flush entries in both segments at once, see NOTE1 above */
180 mov r3, #(CACHE_DENTRIES - 1) << 4 @ 256 entries in segment
181 2: mcr p15, 0, r3, c7, c14, 2 @ clean+invalidate D index
183 bcs 2b @ entries 255 to 0
186 mcrne p15, 0, ip, c7, c5, 0 @ invalidate I cache
187 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
191 * flush_user_cache_range(start, end, flags)
193 * Clean and invalidate a range of cache entries in the
194 * specified address range.
196 * - start - start address (inclusive)
197 * - end - end address (exclusive)
198 * - flags - vm_flags describing address space
200 ENTRY(arm925_flush_user_cache_range)
202 sub r3, r1, r0 @ calculate total size
203 cmp r3, #CACHE_DLIMIT
204 bgt __flush_whole_cache
206 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
207 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
208 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
209 add r0, r0, #CACHE_DLINESIZE
210 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
211 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
212 add r0, r0, #CACHE_DLINESIZE
214 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
215 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
216 add r0, r0, #CACHE_DLINESIZE
217 mcr p15, 0, r0, c7, c14, 1 @ clean and invalidate D entry
218 mcrne p15, 0, r0, c7, c5, 1 @ invalidate I entry
219 add r0, r0, #CACHE_DLINESIZE
224 mcrne p15, 0, ip, c7, c10, 4 @ drain WB
228 * coherent_kern_range(start, end)
230 * Ensure coherency between the Icache and the Dcache in the
231 * region described by start, end. If you have non-snooping
232 * Harvard caches, you need to implement this function.
234 * - start - virtual start address
235 * - end - virtual end address
237 ENTRY(arm925_coherent_kern_range)
241 * coherent_user_range(start, end)
243 * Ensure coherency between the Icache and the Dcache in the
244 * region described by start, end. If you have non-snooping
245 * Harvard caches, you need to implement this function.
247 * - start - virtual start address
248 * - end - virtual end address
250 ENTRY(arm925_coherent_user_range)
251 bic r0, r0, #CACHE_DLINESIZE - 1
252 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
253 mcr p15, 0, r0, c7, c5, 1 @ invalidate I entry
254 add r0, r0, #CACHE_DLINESIZE
257 mcr p15, 0, r0, c7, c10, 4 @ drain WB
261 * flush_kern_dcache_area(void *addr, size_t size)
263 * Ensure no D cache aliasing occurs, either with itself or
266 * - addr - kernel address
267 * - size - region size
269 ENTRY(arm925_flush_kern_dcache_area)
271 1: mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
272 add r0, r0, #CACHE_DLINESIZE
276 mcr p15, 0, r0, c7, c5, 0 @ invalidate I cache
277 mcr p15, 0, r0, c7, c10, 4 @ drain WB
281 * dma_inv_range(start, end)
283 * Invalidate (discard) the specified virtual address range.
284 * May not write back any entries. If 'start' or 'end'
285 * are not cache line aligned, those lines must be written
288 * - start - virtual start address
289 * - end - virtual end address
293 arm925_dma_inv_range:
294 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
295 tst r0, #CACHE_DLINESIZE - 1
296 mcrne p15, 0, r0, c7, c10, 1 @ clean D entry
297 tst r1, #CACHE_DLINESIZE - 1
298 mcrne p15, 0, r1, c7, c10, 1 @ clean D entry
300 bic r0, r0, #CACHE_DLINESIZE - 1
301 1: mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
302 add r0, r0, #CACHE_DLINESIZE
305 mcr p15, 0, r0, c7, c10, 4 @ drain WB
309 * dma_clean_range(start, end)
311 * Clean the specified virtual address range.
313 * - start - virtual start address
314 * - end - virtual end address
318 arm925_dma_clean_range:
319 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
320 bic r0, r0, #CACHE_DLINESIZE - 1
321 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
322 add r0, r0, #CACHE_DLINESIZE
326 mcr p15, 0, r0, c7, c10, 4 @ drain WB
330 * dma_flush_range(start, end)
332 * Clean and invalidate the specified virtual address range.
334 * - start - virtual start address
335 * - end - virtual end address
337 ENTRY(arm925_dma_flush_range)
338 bic r0, r0, #CACHE_DLINESIZE - 1
340 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
341 mcr p15, 0, r0, c7, c14, 1 @ clean+invalidate D entry
343 mcr p15, 0, r0, c7, c6, 1 @ invalidate D entry
345 add r0, r0, #CACHE_DLINESIZE
348 mcr p15, 0, r0, c7, c10, 4 @ drain WB
352 * dma_map_area(start, size, dir)
353 * - start - kernel virtual start address
354 * - size - size of region
355 * - dir - DMA direction
357 ENTRY(arm925_dma_map_area)
359 cmp r2, #DMA_TO_DEVICE
360 beq arm925_dma_clean_range
361 bcs arm925_dma_inv_range
362 b arm925_dma_flush_range
363 ENDPROC(arm925_dma_map_area)
366 * dma_unmap_area(start, size, dir)
367 * - start - kernel virtual start address
368 * - size - size of region
369 * - dir - DMA direction
371 ENTRY(arm925_dma_unmap_area)
373 ENDPROC(arm925_dma_unmap_area)
375 ENTRY(arm925_cache_fns)
376 .long arm925_flush_icache_all
377 .long arm925_flush_kern_cache_all
378 .long arm925_flush_user_cache_all
379 .long arm925_flush_user_cache_range
380 .long arm925_coherent_kern_range
381 .long arm925_coherent_user_range
382 .long arm925_flush_kern_dcache_area
383 .long arm925_dma_map_area
384 .long arm925_dma_unmap_area
385 .long arm925_dma_flush_range
387 ENTRY(cpu_arm925_dcache_clean_area)
388 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
389 1: mcr p15, 0, r0, c7, c10, 1 @ clean D entry
390 add r0, r0, #CACHE_DLINESIZE
391 subs r1, r1, #CACHE_DLINESIZE
394 mcr p15, 0, r0, c7, c10, 4 @ drain WB
397 /* =============================== PageTable ============================== */
400 * cpu_arm925_switch_mm(pgd)
402 * Set the translation base pointer to be as described by pgd.
404 * pgd: new page tables
407 ENTRY(cpu_arm925_switch_mm)
410 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
411 mcr p15, 0, ip, c7, c6, 0 @ invalidate D cache
413 /* Flush entries in bothe segments at once, see NOTE1 above */
414 mov r3, #(CACHE_DENTRIES - 1) << 4 @ 256 entries in segment
415 2: mcr p15, 0, r3, c7, c14, 2 @ clean & invalidate D index
417 bcs 2b @ entries 255 to 0
419 mcr p15, 0, ip, c7, c5, 0 @ invalidate I cache
420 mcr p15, 0, ip, c7, c10, 4 @ drain WB
421 mcr p15, 0, r0, c2, c0, 0 @ load page table pointer
422 mcr p15, 0, ip, c8, c7, 0 @ invalidate I & D TLBs
427 * cpu_arm925_set_pte_ext(ptep, pte, ext)
429 * Set a PTE and flush it out
432 ENTRY(cpu_arm925_set_pte_ext)
436 #ifndef CONFIG_CPU_DCACHE_WRITETHROUGH
437 mcr p15, 0, r0, c7, c10, 1 @ clean D entry
439 mcr p15, 0, r0, c7, c10, 4 @ drain WB
440 #endif /* CONFIG_MMU */
445 .type __arm925_setup, #function
448 #if defined(CONFIG_CPU_ICACHE_STREAMING_DISABLE)
452 /* Transparent on, D-cache clean & flush mode. See NOTE2 above */
453 orr r0,r0,#1 << 1 @ transparent mode on
454 mcr p15, 0, r0, c15, c1, 0 @ write TI config register
457 mcr p15, 0, r0, c7, c7 @ invalidate I,D caches on v4
458 mcr p15, 0, r0, c7, c10, 4 @ drain write buffer on v4
460 mcr p15, 0, r0, c8, c7 @ invalidate I,D TLBs on v4
463 #ifdef CONFIG_CPU_DCACHE_WRITETHROUGH
464 mov r0, #4 @ disable write-back on caches explicitly
465 mcr p15, 7, r0, c15, c0, 0
470 mrc p15, 0, r0, c1, c0 @ get control register v4
473 #ifdef CONFIG_CPU_CACHE_ROUND_ROBIN
474 orr r0, r0, #0x4000 @ .1.. .... .... ....
477 .size __arm925_setup, . - __arm925_setup
481 * .RVI ZFRS BLDP WCAM
482 * .011 0001 ..11 1101
485 .type arm925_crval, #object
487 crval clear=0x00007f3f, mmuset=0x0000313d, ucset=0x00001130
492 * Purpose : Function pointers used to access above functions - all calls
495 .type arm925_processor_functions, #object
496 arm925_processor_functions:
497 .word v4t_early_abort
499 .word cpu_arm925_proc_init
500 .word cpu_arm925_proc_fin
501 .word cpu_arm925_reset
502 .word cpu_arm925_do_idle
503 .word cpu_arm925_dcache_clean_area
504 .word cpu_arm925_switch_mm
505 .word cpu_arm925_set_pte_ext
509 .size arm925_processor_functions, . - arm925_processor_functions
513 .type cpu_arch_name, #object
516 .size cpu_arch_name, . - cpu_arch_name
518 .type cpu_elf_name, #object
521 .size cpu_elf_name, . - cpu_elf_name
523 .type cpu_arm925_name, #object
526 .size cpu_arm925_name, . - cpu_arm925_name
530 .section ".proc.info.init", #alloc, #execinstr
532 .type __arm925_proc_info,#object
536 .long PMD_TYPE_SECT | \
538 PMD_SECT_AP_WRITE | \
540 .long PMD_TYPE_SECT | \
542 PMD_SECT_AP_WRITE | \
547 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
548 .long cpu_arm925_name
549 .long arm925_processor_functions
552 .long arm925_cache_fns
553 .size __arm925_proc_info, . - __arm925_proc_info
555 .type __arm915_proc_info,#object
559 .long PMD_TYPE_SECT | \
561 PMD_SECT_AP_WRITE | \
563 .long PMD_TYPE_SECT | \
565 PMD_SECT_AP_WRITE | \
570 .long HWCAP_SWP | HWCAP_HALF | HWCAP_THUMB
571 .long cpu_arm925_name
572 .long arm925_processor_functions
575 .long arm925_cache_fns
576 .size __arm925_proc_info, . - __arm925_proc_info