2 * linux/arch/arm/mach-realview/core.c
4 * Copyright (C) 1999 - 2003 ARM Limited
5 * Copyright (C) 2000 Deep Blue Solutions Ltd
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License as published by
9 * the Free Software Foundation; either version 2 of the License, or
10 * (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
21 #include <linux/init.h>
22 #include <linux/platform_device.h>
23 #include <linux/dma-mapping.h>
24 #include <linux/sysdev.h>
25 #include <linux/interrupt.h>
26 #include <linux/amba/bus.h>
27 #include <linux/amba/clcd.h>
28 #include <linux/clocksource.h>
29 #include <linux/clockchips.h>
31 #include <linux/smsc911x.h>
32 #include <linux/ata_platform.h>
33 #include <linux/amba/mmci.h>
34 #include <linux/gfp.h>
36 #include <asm/clkdev.h>
37 #include <asm/system.h>
38 #include <mach/hardware.h>
41 #include <asm/mach-types.h>
42 #include <asm/hardware/arm_timer.h>
43 #include <asm/hardware/icst307.h>
45 #include <asm/mach/arch.h>
46 #include <asm/mach/flash.h>
47 #include <asm/mach/irq.h>
48 #include <asm/mach/map.h>
50 #include <asm/hardware/gic.h>
52 #include <mach/platform.h>
53 #include <mach/irqs.h>
58 #define REALVIEW_REFCOUNTER (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_24MHz_OFFSET)
60 /* used by entry-macro.S and platsmp.c */
61 void __iomem *gic_cpu_base_addr;
63 #ifdef CONFIG_ZONE_DMA
65 * Adjust the zones if there are restrictions for DMA access.
67 void __init realview_adjust_zones(int node, unsigned long *size,
70 unsigned long dma_size = SZ_256M >> PAGE_SHIFT;
72 if (!machine_is_realview_pbx() || node || (size[0] <= dma_size))
75 size[ZONE_NORMAL] = size[0] - dma_size;
76 size[ZONE_DMA] = dma_size;
77 hole[ZONE_NORMAL] = hole[0];
83 * This is the RealView sched_clock implementation. This has
84 * a resolution of 41.7ns, and a maximum value of about 179s.
86 unsigned long long sched_clock(void)
90 v = (unsigned long long)readl(REALVIEW_REFCOUNTER) * 125;
97 #define REALVIEW_FLASHCTRL (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_FLASH_OFFSET)
99 static int realview_flash_init(void)
103 val = __raw_readl(REALVIEW_FLASHCTRL);
104 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
105 __raw_writel(val, REALVIEW_FLASHCTRL);
110 static void realview_flash_exit(void)
114 val = __raw_readl(REALVIEW_FLASHCTRL);
115 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
116 __raw_writel(val, REALVIEW_FLASHCTRL);
119 static void realview_flash_set_vpp(int on)
123 val = __raw_readl(REALVIEW_FLASHCTRL);
125 val |= REALVIEW_FLASHPROG_FLVPPEN;
127 val &= ~REALVIEW_FLASHPROG_FLVPPEN;
128 __raw_writel(val, REALVIEW_FLASHCTRL);
131 static struct flash_platform_data realview_flash_data = {
132 .map_name = "cfi_probe",
134 .init = realview_flash_init,
135 .exit = realview_flash_exit,
136 .set_vpp = realview_flash_set_vpp,
139 struct platform_device realview_flash_device = {
143 .platform_data = &realview_flash_data,
147 int realview_flash_register(struct resource *res, u32 num)
149 realview_flash_device.resource = res;
150 realview_flash_device.num_resources = num;
151 return platform_device_register(&realview_flash_device);
154 static struct smsc911x_platform_config smsc911x_config = {
155 .flags = SMSC911X_USE_32BIT,
156 .irq_polarity = SMSC911X_IRQ_POLARITY_ACTIVE_HIGH,
157 .irq_type = SMSC911X_IRQ_TYPE_PUSH_PULL,
158 .phy_interface = PHY_INTERFACE_MODE_MII,
161 static struct platform_device realview_eth_device = {
167 int realview_eth_register(const char *name, struct resource *res)
170 realview_eth_device.name = name;
171 realview_eth_device.resource = res;
172 if (strcmp(realview_eth_device.name, "smsc911x") == 0)
173 realview_eth_device.dev.platform_data = &smsc911x_config;
175 return platform_device_register(&realview_eth_device);
178 struct platform_device realview_usb_device = {
183 int realview_usb_register(struct resource *res)
185 realview_usb_device.resource = res;
186 return platform_device_register(&realview_usb_device);
189 static struct pata_platform_info pata_platform_data = {
193 static struct resource pata_resources[] = {
195 .start = REALVIEW_CF_BASE,
196 .end = REALVIEW_CF_BASE + 0xff,
197 .flags = IORESOURCE_MEM,
200 .start = REALVIEW_CF_BASE + 0x100,
201 .end = REALVIEW_CF_BASE + SZ_4K - 1,
202 .flags = IORESOURCE_MEM,
206 struct platform_device realview_cf_device = {
207 .name = "pata_platform",
209 .num_resources = ARRAY_SIZE(pata_resources),
210 .resource = pata_resources,
212 .platform_data = &pata_platform_data,
216 static struct resource realview_i2c_resource = {
217 .start = REALVIEW_I2C_BASE,
218 .end = REALVIEW_I2C_BASE + SZ_4K - 1,
219 .flags = IORESOURCE_MEM,
222 struct platform_device realview_i2c_device = {
223 .name = "versatile-i2c",
226 .resource = &realview_i2c_resource,
229 static struct i2c_board_info realview_i2c_board_info[] = {
231 I2C_BOARD_INFO("ds1338", 0xd0 >> 1),
235 static int __init realview_i2c_init(void)
237 return i2c_register_board_info(0, realview_i2c_board_info,
238 ARRAY_SIZE(realview_i2c_board_info));
240 arch_initcall(realview_i2c_init);
242 #define REALVIEW_SYSMCI (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_MCI_OFFSET)
245 * This is only used if GPIOLIB support is disabled
247 static unsigned int realview_mmc_status(struct device *dev)
249 struct amba_device *adev = container_of(dev, struct amba_device, dev);
252 if (adev->res.start == REALVIEW_MMCI0_BASE)
257 return readl(REALVIEW_SYSMCI) & mask;
260 struct mmci_platform_data realview_mmc0_plat_data = {
261 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
262 .status = realview_mmc_status,
267 struct mmci_platform_data realview_mmc1_plat_data = {
268 .ocr_mask = MMC_VDD_32_33|MMC_VDD_33_34,
269 .status = realview_mmc_status,
277 static const struct icst307_params realview_oscvco_params = {
286 static void realview_oscvco_set(struct clk *clk, struct icst307_vco vco)
288 void __iomem *sys_lock = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LOCK_OFFSET;
289 void __iomem *sys_osc;
292 if (machine_is_realview_pb1176())
293 sys_osc = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC0_OFFSET;
295 sys_osc = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_OSC4_OFFSET;
297 val = readl(sys_osc) & ~0x7ffff;
298 val |= vco.v | (vco.r << 9) | (vco.s << 16);
300 writel(0xa05f, sys_lock);
301 writel(val, sys_osc);
305 static struct clk oscvco_clk = {
306 .params = &realview_oscvco_params,
307 .setvco = realview_oscvco_set,
311 * These are fixed clocks.
313 static struct clk ref24_clk = {
317 static struct clk_lookup lookups[] = {
319 .dev_id = "dev:uart0",
322 .dev_id = "dev:uart1",
325 .dev_id = "dev:uart2",
328 .dev_id = "fpga:uart3",
331 .dev_id = "fpga:kmi0",
334 .dev_id = "fpga:kmi1",
337 .dev_id = "fpga:mmc0",
340 .dev_id = "dev:clcd",
343 .dev_id = "issp:clcd",
348 static int __init clk_init(void)
350 clkdev_add_table(lookups, ARRAY_SIZE(lookups));
353 arch_initcall(clk_init);
358 #define SYS_CLCD_NLCDIOON (1 << 2)
359 #define SYS_CLCD_VDDPOSSWITCH (1 << 3)
360 #define SYS_CLCD_PWR3V5SWITCH (1 << 4)
361 #define SYS_CLCD_ID_MASK (0x1f << 8)
362 #define SYS_CLCD_ID_SANYO_3_8 (0x00 << 8)
363 #define SYS_CLCD_ID_UNKNOWN_8_4 (0x01 << 8)
364 #define SYS_CLCD_ID_EPSON_2_2 (0x02 << 8)
365 #define SYS_CLCD_ID_SANYO_2_5 (0x07 << 8)
366 #define SYS_CLCD_ID_VGA (0x1f << 8)
368 static struct clcd_panel vga = {
382 .vmode = FB_VMODE_NONINTERLACED,
386 .tim2 = TIM2_BCD | TIM2_IPC,
387 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
391 static struct clcd_panel xvga = {
405 .vmode = FB_VMODE_NONINTERLACED,
409 .tim2 = TIM2_BCD | TIM2_IPC,
410 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
414 static struct clcd_panel sanyo_3_8_in = {
416 .name = "Sanyo QVGA",
428 .vmode = FB_VMODE_NONINTERLACED,
433 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
437 static struct clcd_panel sanyo_2_5_in = {
439 .name = "Sanyo QVGA Portrait",
450 .sync = FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT,
451 .vmode = FB_VMODE_NONINTERLACED,
455 .tim2 = TIM2_IVS | TIM2_IHS | TIM2_IPC,
456 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
460 static struct clcd_panel epson_2_2_in = {
462 .name = "Epson QCIF",
474 .vmode = FB_VMODE_NONINTERLACED,
478 .tim2 = TIM2_BCD | TIM2_IPC,
479 .cntl = CNTL_LCDTFT | CNTL_BGR | CNTL_LCDVCOMP(1),
484 * Detect which LCD panel is connected, and return the appropriate
485 * clcd_panel structure. Note: we do not have any information on
486 * the required timings for the 8.4in panel, so we presently assume
489 static struct clcd_panel *realview_clcd_panel(void)
491 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
492 struct clcd_panel *vga_panel;
493 struct clcd_panel *panel;
496 if (machine_is_realview_eb())
501 val = readl(sys_clcd) & SYS_CLCD_ID_MASK;
502 if (val == SYS_CLCD_ID_SANYO_3_8)
503 panel = &sanyo_3_8_in;
504 else if (val == SYS_CLCD_ID_SANYO_2_5)
505 panel = &sanyo_2_5_in;
506 else if (val == SYS_CLCD_ID_EPSON_2_2)
507 panel = &epson_2_2_in;
508 else if (val == SYS_CLCD_ID_VGA)
511 printk(KERN_ERR "CLCD: unknown LCD panel ID 0x%08x, using VGA\n",
520 * Disable all display connectors on the interface module.
522 static void realview_clcd_disable(struct clcd_fb *fb)
524 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
527 val = readl(sys_clcd);
528 val &= ~SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
529 writel(val, sys_clcd);
533 * Enable the relevant connector on the interface module.
535 static void realview_clcd_enable(struct clcd_fb *fb)
537 void __iomem *sys_clcd = __io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_CLCD_OFFSET;
543 val = readl(sys_clcd);
544 val |= SYS_CLCD_NLCDIOON | SYS_CLCD_PWR3V5SWITCH;
545 writel(val, sys_clcd);
548 static int realview_clcd_setup(struct clcd_fb *fb)
550 unsigned long framesize;
553 if (machine_is_realview_eb())
555 framesize = 640 * 480 * 2;
558 framesize = 1024 * 768 * 2;
560 fb->panel = realview_clcd_panel();
562 fb->fb.screen_base = dma_alloc_writecombine(&fb->dev->dev, framesize,
563 &dma, GFP_KERNEL | GFP_DMA);
564 if (!fb->fb.screen_base) {
565 printk(KERN_ERR "CLCD: unable to map framebuffer\n");
569 fb->fb.fix.smem_start = dma;
570 fb->fb.fix.smem_len = framesize;
575 static int realview_clcd_mmap(struct clcd_fb *fb, struct vm_area_struct *vma)
577 return dma_mmap_writecombine(&fb->dev->dev, vma,
579 fb->fb.fix.smem_start,
580 fb->fb.fix.smem_len);
583 static void realview_clcd_remove(struct clcd_fb *fb)
585 dma_free_writecombine(&fb->dev->dev, fb->fb.fix.smem_len,
586 fb->fb.screen_base, fb->fb.fix.smem_start);
589 struct clcd_board clcd_plat_data = {
591 .check = clcdfb_check,
592 .decode = clcdfb_decode,
593 .disable = realview_clcd_disable,
594 .enable = realview_clcd_enable,
595 .setup = realview_clcd_setup,
596 .mmap = realview_clcd_mmap,
597 .remove = realview_clcd_remove,
601 #define VA_LEDS_BASE (__io_address(REALVIEW_SYS_BASE) + REALVIEW_SYS_LED_OFFSET)
603 void realview_leds_event(led_event_t ledevt)
607 u32 led = 1 << smp_processor_id();
609 local_irq_save(flags);
610 val = readl(VA_LEDS_BASE);
622 val = val ^ REALVIEW_SYS_LED7;
633 writel(val, VA_LEDS_BASE);
634 local_irq_restore(flags);
636 #endif /* CONFIG_LEDS */
639 * Where is the timer (VA)?
641 void __iomem *timer0_va_base;
642 void __iomem *timer1_va_base;
643 void __iomem *timer2_va_base;
644 void __iomem *timer3_va_base;
647 * How long is the timer interval?
649 #define TIMER_INTERVAL (TICKS_PER_uSEC * mSEC_10)
650 #if TIMER_INTERVAL >= 0x100000
651 #define TIMER_RELOAD (TIMER_INTERVAL >> 8)
652 #define TIMER_DIVISOR (TIMER_CTRL_DIV256)
653 #define TICKS2USECS(x) (256 * (x) / TICKS_PER_uSEC)
654 #elif TIMER_INTERVAL >= 0x10000
655 #define TIMER_RELOAD (TIMER_INTERVAL >> 4) /* Divide by 16 */
656 #define TIMER_DIVISOR (TIMER_CTRL_DIV16)
657 #define TICKS2USECS(x) (16 * (x) / TICKS_PER_uSEC)
659 #define TIMER_RELOAD (TIMER_INTERVAL)
660 #define TIMER_DIVISOR (TIMER_CTRL_DIV1)
661 #define TICKS2USECS(x) ((x) / TICKS_PER_uSEC)
664 static void timer_set_mode(enum clock_event_mode mode,
665 struct clock_event_device *clk)
670 case CLOCK_EVT_MODE_PERIODIC:
671 writel(TIMER_RELOAD, timer0_va_base + TIMER_LOAD);
673 ctrl = TIMER_CTRL_PERIODIC;
674 ctrl |= TIMER_CTRL_32BIT | TIMER_CTRL_IE | TIMER_CTRL_ENABLE;
676 case CLOCK_EVT_MODE_ONESHOT:
677 /* period set, and timer enabled in 'next_event' hook */
678 ctrl = TIMER_CTRL_ONESHOT;
679 ctrl |= TIMER_CTRL_32BIT | TIMER_CTRL_IE;
681 case CLOCK_EVT_MODE_UNUSED:
682 case CLOCK_EVT_MODE_SHUTDOWN:
687 writel(ctrl, timer0_va_base + TIMER_CTRL);
690 static int timer_set_next_event(unsigned long evt,
691 struct clock_event_device *unused)
693 unsigned long ctrl = readl(timer0_va_base + TIMER_CTRL);
695 writel(evt, timer0_va_base + TIMER_LOAD);
696 writel(ctrl | TIMER_CTRL_ENABLE, timer0_va_base + TIMER_CTRL);
701 static struct clock_event_device timer0_clockevent = {
704 .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
705 .set_mode = timer_set_mode,
706 .set_next_event = timer_set_next_event,
708 .cpumask = cpu_all_mask,
711 static void __init realview_clockevents_init(unsigned int timer_irq)
713 timer0_clockevent.irq = timer_irq;
714 timer0_clockevent.mult =
715 div_sc(1000000, NSEC_PER_SEC, timer0_clockevent.shift);
716 timer0_clockevent.max_delta_ns =
717 clockevent_delta2ns(0xffffffff, &timer0_clockevent);
718 timer0_clockevent.min_delta_ns =
719 clockevent_delta2ns(0xf, &timer0_clockevent);
721 clockevents_register_device(&timer0_clockevent);
725 * IRQ handler for the timer
727 static irqreturn_t realview_timer_interrupt(int irq, void *dev_id)
729 struct clock_event_device *evt = &timer0_clockevent;
731 /* clear the interrupt */
732 writel(1, timer0_va_base + TIMER_INTCLR);
734 evt->event_handler(evt);
739 static struct irqaction realview_timer_irq = {
740 .name = "RealView Timer Tick",
741 .flags = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
742 .handler = realview_timer_interrupt,
745 static cycle_t realview_get_cycles(struct clocksource *cs)
747 return ~readl(timer3_va_base + TIMER_VALUE);
750 static struct clocksource clocksource_realview = {
753 .read = realview_get_cycles,
754 .mask = CLOCKSOURCE_MASK(32),
756 .flags = CLOCK_SOURCE_IS_CONTINUOUS,
759 static void __init realview_clocksource_init(void)
761 /* setup timer 0 as free-running clocksource */
762 writel(0, timer3_va_base + TIMER_CTRL);
763 writel(0xffffffff, timer3_va_base + TIMER_LOAD);
764 writel(0xffffffff, timer3_va_base + TIMER_VALUE);
765 writel(TIMER_CTRL_32BIT | TIMER_CTRL_ENABLE | TIMER_CTRL_PERIODIC,
766 timer3_va_base + TIMER_CTRL);
768 clocksource_realview.mult =
769 clocksource_khz2mult(1000, clocksource_realview.shift);
770 clocksource_register(&clocksource_realview);
774 * Set up the clock source and clock events devices
776 void __init realview_timer_init(unsigned int timer_irq)
781 * set clock frequency:
782 * REALVIEW_REFCLK is 32KHz
783 * REALVIEW_TIMCLK is 1MHz
785 val = readl(__io_address(REALVIEW_SCTL_BASE));
786 writel((REALVIEW_TIMCLK << REALVIEW_TIMER1_EnSel) |
787 (REALVIEW_TIMCLK << REALVIEW_TIMER2_EnSel) |
788 (REALVIEW_TIMCLK << REALVIEW_TIMER3_EnSel) |
789 (REALVIEW_TIMCLK << REALVIEW_TIMER4_EnSel) | val,
790 __io_address(REALVIEW_SCTL_BASE));
793 * Initialise to a known state (all timers off)
795 writel(0, timer0_va_base + TIMER_CTRL);
796 writel(0, timer1_va_base + TIMER_CTRL);
797 writel(0, timer2_va_base + TIMER_CTRL);
798 writel(0, timer3_va_base + TIMER_CTRL);
801 * Make irqs happen for the system timer
803 setup_irq(timer_irq, &realview_timer_irq);
805 realview_clocksource_init();
806 realview_clockevents_init(timer_irq);
810 * Setup the memory banks.
812 void realview_fixup(struct machine_desc *mdesc, struct tag *tags, char **from,
813 struct meminfo *meminfo)
816 * Most RealView platforms have 512MB contiguous RAM at 0x70000000.
817 * Half of this is mirrored at 0.
819 #ifdef CONFIG_REALVIEW_HIGH_PHYS_OFFSET
820 meminfo->bank[0].start = 0x70000000;
821 meminfo->bank[0].size = SZ_512M;
822 meminfo->nr_banks = 1;
824 meminfo->bank[0].start = 0;
825 meminfo->bank[0].size = SZ_256M;
826 meminfo->nr_banks = 1;