2 * Copyright 2010-2011 Calxeda, Inc.
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
13 * You should have received a copy of the GNU General Public License along with
14 * this program. If not, see <http://www.gnu.org/licenses/>.
16 #include <linux/clk.h>
17 #include <linux/clkdev.h>
18 #include <linux/dma-mapping.h>
20 #include <linux/irq.h>
21 #include <linux/irqdomain.h>
23 #include <linux/of_irq.h>
24 #include <linux/of_platform.h>
25 #include <linux/of_address.h>
26 #include <linux/smp.h>
27 #include <linux/amba/bus.h>
29 #include <asm/arch_timer.h>
30 #include <asm/cacheflush.h>
31 #include <asm/smp_plat.h>
32 #include <asm/smp_twd.h>
33 #include <asm/hardware/arm_timer.h>
34 #include <asm/hardware/timer-sp.h>
35 #include <asm/hardware/gic.h>
36 #include <asm/hardware/cache-l2x0.h>
37 #include <asm/mach/arch.h>
38 #include <asm/mach/map.h>
39 #include <asm/mach/time.h>
44 void __iomem *sregs_base;
45 void __iomem *scu_base_addr;
47 static void __init highbank_scu_map_io(void)
52 asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
54 scu_base_addr = ioremap(base, SZ_4K);
57 #define HB_JUMP_TABLE_PHYS(cpu) (0x40 + (0x10 * (cpu)))
58 #define HB_JUMP_TABLE_VIRT(cpu) phys_to_virt(HB_JUMP_TABLE_PHYS(cpu))
60 void highbank_set_cpu_jump(int cpu, void *jump_addr)
62 cpu = cpu_logical_map(cpu);
63 writel(virt_to_phys(jump_addr), HB_JUMP_TABLE_VIRT(cpu));
64 __cpuc_flush_dcache_area(HB_JUMP_TABLE_VIRT(cpu), 16);
65 outer_clean_range(HB_JUMP_TABLE_PHYS(cpu),
66 HB_JUMP_TABLE_PHYS(cpu) + 15);
69 const static struct of_device_id irq_match[] = {
70 { .compatible = "arm,cortex-a15-gic", .data = gic_of_init, },
71 { .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
75 #ifdef CONFIG_CACHE_L2X0
76 static void highbank_l2x0_disable(void)
78 /* Disable PL310 L2 Cache controller */
79 highbank_smc1(0x102, 0x0);
83 static void __init highbank_init_irq(void)
85 of_irq_init(irq_match);
87 if (of_find_compatible_node(NULL, NULL, "arm,cortex-a9"))
88 highbank_scu_map_io();
90 #ifdef CONFIG_CACHE_L2X0
91 /* Enable PL310 L2 Cache controller */
92 highbank_smc1(0x102, 0x1);
93 l2x0_of_init(0, ~0UL);
94 outer_cache.disable = highbank_l2x0_disable;
98 static struct clk_lookup lookup = {
103 static void __init highbank_timer_init(void)
106 struct device_node *np;
107 void __iomem *timer_base;
109 /* Map system registers */
110 np = of_find_compatible_node(NULL, NULL, "calxeda,hb-sregs");
111 sregs_base = of_iomap(np, 0);
112 WARN_ON(!sregs_base);
114 np = of_find_compatible_node(NULL, NULL, "arm,sp804");
115 timer_base = of_iomap(np, 0);
116 WARN_ON(!timer_base);
117 irq = irq_of_parse_and_map(np, 0);
119 highbank_clocks_init();
120 lookup.clk = of_clk_get(np, 0);
123 sp804_clocksource_and_sched_clock_init(timer_base + 0x20, "timer1");
124 sp804_clockevents_init(timer_base, irq, "timer0");
126 twd_local_timer_of_register();
128 arch_timer_of_register();
129 arch_timer_sched_clock_init();
132 static void highbank_power_off(void)
134 highbank_set_pwr_shutdown();
140 static int highbank_platform_notifier(struct notifier_block *nb,
141 unsigned long event, void *__dev)
143 struct resource *res;
145 struct device *dev = __dev;
147 if (event != BUS_NOTIFY_ADD_DEVICE)
150 if (of_device_is_compatible(dev->of_node, "calxeda,hb-ahci"))
152 else if (of_device_is_compatible(dev->of_node, "calxeda,hb-sdhci"))
154 else if (of_device_is_compatible(dev->of_node, "arm,pl330"))
156 else if (of_device_is_compatible(dev->of_node, "calxeda,hb-xgmac")) {
157 res = platform_get_resource(to_platform_device(dev),
160 if (res->start == 0xfff50000)
162 else if (res->start == 0xfff51000)
170 if (of_property_read_bool(dev->of_node, "dma-coherent")) {
171 writel(0xff31, sregs_base + reg);
172 set_dma_ops(dev, &arm_coherent_dma_ops);
174 writel(0, sregs_base + reg);
179 static struct notifier_block highbank_amba_nb = {
180 .notifier_call = highbank_platform_notifier,
183 static struct notifier_block highbank_platform_nb = {
184 .notifier_call = highbank_platform_notifier,
187 static void __init highbank_init(void)
189 pm_power_off = highbank_power_off;
192 bus_register_notifier(&platform_bus_type, &highbank_platform_nb);
193 bus_register_notifier(&amba_bustype, &highbank_amba_nb);
195 of_platform_populate(NULL, of_default_bus_match_table, NULL, NULL);
198 static const char *highbank_match[] __initconst = {
204 DT_MACHINE_START(HIGHBANK, "Highbank")
205 .smp = smp_ops(highbank_smp_ops),
206 .map_io = debug_ll_io_init,
207 .init_irq = highbank_init_irq,
208 .init_time = highbank_timer_init,
209 .handle_irq = gic_handle_irq,
210 .init_machine = highbank_init,
211 .dt_compat = highbank_match,
212 .restart = highbank_restart,