1 /* linux/arch/arm/mach-exynos4/cpu.c
3 * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
6 * This program is free software; you can redistribute it and/or modify
7 * it under the terms of the GNU General Public License version 2 as
8 * published by the Free Software Foundation.
11 #include <linux/sched.h>
12 #include <linux/sysdev.h>
14 #include <asm/mach/map.h>
15 #include <asm/mach/irq.h>
17 #include <asm/proc-fns.h>
18 #include <asm/hardware/cache-l2x0.h>
21 #include <plat/clock.h>
22 #include <plat/exynos4.h>
23 #include <plat/sdhci.h>
24 #include <plat/devs.h>
25 #include <plat/fimc-core.h>
27 #include <mach/regs-irq.h>
29 extern int combiner_init(unsigned int combiner_nr, void __iomem *base,
30 unsigned int irq_start);
31 extern void combiner_cascade_irq(unsigned int combiner_nr, unsigned int irq);
33 /* Initial IO mappings */
34 static struct map_desc exynos4_iodesc[] __initdata = {
36 .virtual = (unsigned long)S5P_VA_SYSTIMER,
37 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSTIMER),
41 .virtual = (unsigned long)S5P_VA_SYSRAM,
42 .pfn = __phys_to_pfn(EXYNOS4_PA_SYSRAM),
46 .virtual = (unsigned long)S5P_VA_CMU,
47 .pfn = __phys_to_pfn(EXYNOS4_PA_CMU),
51 .virtual = (unsigned long)S5P_VA_PMU,
52 .pfn = __phys_to_pfn(EXYNOS4_PA_PMU),
56 .virtual = (unsigned long)S5P_VA_COMBINER_BASE,
57 .pfn = __phys_to_pfn(EXYNOS4_PA_COMBINER),
61 .virtual = (unsigned long)S5P_VA_COREPERI_BASE,
62 .pfn = __phys_to_pfn(EXYNOS4_PA_COREPERI),
66 .virtual = (unsigned long)S5P_VA_L2CC,
67 .pfn = __phys_to_pfn(EXYNOS4_PA_L2CC),
71 .virtual = (unsigned long)S5P_VA_GPIO1,
72 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO1),
76 .virtual = (unsigned long)S5P_VA_GPIO2,
77 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO2),
81 .virtual = (unsigned long)S5P_VA_GPIO3,
82 .pfn = __phys_to_pfn(EXYNOS4_PA_GPIO3),
86 .virtual = (unsigned long)S5P_VA_DMC0,
87 .pfn = __phys_to_pfn(EXYNOS4_PA_DMC0),
91 .virtual = (unsigned long)S3C_VA_UART,
92 .pfn = __phys_to_pfn(S3C_PA_UART),
96 .virtual = (unsigned long)S5P_VA_SROMC,
97 .pfn = __phys_to_pfn(EXYNOS4_PA_SROMC),
103 static void exynos4_idle(void)
114 * register the standard cpu IO areas
116 void __init exynos4_map_io(void)
118 iotable_init(exynos4_iodesc, ARRAY_SIZE(exynos4_iodesc));
120 /* initialize device information early */
121 exynos4_default_sdhci0();
122 exynos4_default_sdhci1();
123 exynos4_default_sdhci2();
124 exynos4_default_sdhci3();
126 s3c_fimc_setname(0, "exynos4-fimc");
127 s3c_fimc_setname(1, "exynos4-fimc");
128 s3c_fimc_setname(2, "exynos4-fimc");
129 s3c_fimc_setname(3, "exynos4-fimc");
132 void __init exynos4_init_clocks(int xtal)
134 printk(KERN_DEBUG "%s: initializing clocks\n", __func__);
136 s3c24xx_register_baseclocks(xtal);
137 s5p_register_clocks(xtal);
138 exynos4_register_clocks();
139 exynos4_setup_clocks();
142 void __init exynos4_init_irq(void)
146 gic_init(0, IRQ_LOCALTIMER, S5P_VA_GIC_DIST, S5P_VA_GIC_CPU);
148 for (irq = 0; irq < MAX_COMBINER_NR; irq++) {
151 * From SPI(0) to SPI(39) and SPI(51), SPI(53) are
152 * connected to the interrupt combiner. These irqs
153 * should be initialized to support cascade interrupt.
155 if ((irq >= 40) && !(irq == 51) && !(irq == 53))
158 combiner_init(irq, (void __iomem *)S5P_VA_COMBINER(irq),
159 COMBINER_IRQ(irq, 0));
160 combiner_cascade_irq(irq, IRQ_SPI(irq));
163 /* The parameters of s5p_init_irq() are for VIC init.
164 * Theses parameters should be NULL and 0 because EXYNOS4
165 * uses GIC instead of VIC.
167 s5p_init_irq(NULL, 0);
170 struct sysdev_class exynos4_sysclass = {
171 .name = "exynos4-core",
174 static struct sys_device exynos4_sysdev = {
175 .cls = &exynos4_sysclass,
178 static int __init exynos4_core_init(void)
180 return sysdev_class_register(&exynos4_sysclass);
183 core_initcall(exynos4_core_init);
185 #ifdef CONFIG_CACHE_L2X0
186 static int __init exynos4_l2x0_cache_init(void)
188 /* TAG, Data Latency Control: 2cycle */
189 __raw_writel(0x110, S5P_VA_L2CC + L2X0_TAG_LATENCY_CTRL);
190 __raw_writel(0x110, S5P_VA_L2CC + L2X0_DATA_LATENCY_CTRL);
192 /* L2X0 Prefetch Control */
193 __raw_writel(0x30000007, S5P_VA_L2CC + L2X0_PREFETCH_CTRL);
195 /* L2X0 Power Control */
196 __raw_writel(L2X0_DYNAMIC_CLK_GATING_EN | L2X0_STNDBY_MODE_EN,
197 S5P_VA_L2CC + L2X0_POWER_CTRL);
199 l2x0_init(S5P_VA_L2CC, 0x7C470001, 0xC200ffff);
204 early_initcall(exynos4_l2x0_cache_init);
207 int __init exynos4_init(void)
209 printk(KERN_INFO "EXYNOS4: Initializing architecture\n");
211 /* set idle function */
212 pm_idle = exynos4_idle;
214 return sysdev_register(&exynos4_sysdev);