OMAP3 clock: add a short delay when lowering CORE clk rate
authorPaul Walmsley <paul@pwsan.com>
Mon, 15 Jun 2009 08:00:43 +0000 (02:00 -0600)
committerpaul <paul@twilight.(none)>
Mon, 15 Jun 2009 08:00:43 +0000 (02:00 -0600)
When changing the SDRAM clock from 166MHz to 83MHz via the CORE DPLL M2
divider, add a short delay before returning to SDRAM to allow the SDRC
time to stabilize.  Without this delay, the system is prone to random
panics upon re-entering SDRAM.

This time delay varies based on MPU frequency.  At 500MHz MPU frequency at
room temperature, 64 loops seems to work okay; so add another 32 loops for
environmental and process variation.

Signed-off-by: Paul Walmsley <paul@pwsan.com>

No differences found