ARM: dts: berlin: add scu and chipctrl device nodes for BG2/BG2Q
authorSebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
Thu, 13 Mar 2014 12:32:34 +0000 (13:32 +0100)
committerSebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
Mon, 19 May 2014 21:02:09 +0000 (23:02 +0200)
This adds scu and general purpose registers device nodes required for
SMP on Berlin BG2 and BG2Q SoCs. The secondary CPUs will pick their jump
address from general purpose (SW generic) register 1.

Signed-off-by: Sebastian Hesselbarth <sebastian.hesselbarth@gmail.com>
Acked-by: Alexandre Belloni <alexandre.belloni@free-electrons.com>
Acked-by: Antoine Tenart <antoine.tenart@free-electrons.com>
Acked-by: Jisheng Zhang <jszhang@marvell.com>
Tested-by: Antoine Tenart <antoine.tenart@free-electrons.com>
arch/arm/boot/dts/berlin2.dtsi
arch/arm/boot/dts/berlin2q.dtsi

index 56a1af2..4d85312 100644 (file)
                        cache-level = <2>;
                };
 
+               scu: snoop-control-unit@ad0000 {
+                       compatible = "arm,cortex-a9-scu";
+                       reg = <0xad0000 0x58>;
+               };
+
                gic: interrupt-controller@ad1000 {
                        compatible = "arm,cortex-a9-gic";
                        reg = <0xad1000 0x1000>, <0xad0100 0x0100>;
                        };
                };
 
+               generic-regs@ea0184 {
+                       compatible = "marvell,berlin-generic-regs", "syscon";
+                       reg = <0xea0184 0x10>;
+               };
+
                apb@fc0000 {
                        compatible = "simple-bus";
                        #address-cells = <1>;
index 07452a7..86d8a2c 100644 (file)
                        cache-level = <2>;
                };
 
+               scu: snoop-control-unit@ad0000 {
+                       compatible = "arm,cortex-a9-scu";
+                       reg = <0xad0000 0x58>;
+               };
+
                local-timer@ad0600 {
                        compatible = "arm,cortex-a9-twd-timer";
                        reg = <0xad0600 0x20>;
                        };
                };
 
+               generic-regs@ea0110 {
+                       compatible = "marvell,berlin-generic-regs", "syscon";
+                       reg = <0xea0110 0x10>;
+               };
+
                apb@fc0000 {
                        compatible = "simple-bus";
                        #address-cells = <1>;