2 * linux/drivers/mmc/host/omap.c
4 * Copyright (C) 2004 Nokia Corporation
5 * Written by Tuukka Tikkanen and Juha Yrjölä<juha.yrjola@nokia.com>
6 * Misc hacks here and there by Tony Lindgren <tony@atomide.com>
7 * Other hacks (DMA, SD, etc) by David Brownell
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
14 #include <linux/module.h>
15 #include <linux/moduleparam.h>
16 #include <linux/init.h>
17 #include <linux/ioport.h>
18 #include <linux/platform_device.h>
19 #include <linux/interrupt.h>
20 #include <linux/dma-mapping.h>
21 #include <linux/delay.h>
22 #include <linux/spinlock.h>
23 #include <linux/timer.h>
24 #include <linux/mmc/host.h>
25 #include <linux/mmc/card.h>
26 #include <linux/clk.h>
27 #include <linux/scatterlist.h>
28 #include <linux/i2c/tps65010.h>
29 #include <linux/slab.h>
34 #include <plat/board.h>
36 #include <mach/gpio.h>
39 #include <plat/fpga.h>
41 #define OMAP_MMC_REG_CMD 0x00
42 #define OMAP_MMC_REG_ARGL 0x01
43 #define OMAP_MMC_REG_ARGH 0x02
44 #define OMAP_MMC_REG_CON 0x03
45 #define OMAP_MMC_REG_STAT 0x04
46 #define OMAP_MMC_REG_IE 0x05
47 #define OMAP_MMC_REG_CTO 0x06
48 #define OMAP_MMC_REG_DTO 0x07
49 #define OMAP_MMC_REG_DATA 0x08
50 #define OMAP_MMC_REG_BLEN 0x09
51 #define OMAP_MMC_REG_NBLK 0x0a
52 #define OMAP_MMC_REG_BUF 0x0b
53 #define OMAP_MMC_REG_SDIO 0x0d
54 #define OMAP_MMC_REG_REV 0x0f
55 #define OMAP_MMC_REG_RSP0 0x10
56 #define OMAP_MMC_REG_RSP1 0x11
57 #define OMAP_MMC_REG_RSP2 0x12
58 #define OMAP_MMC_REG_RSP3 0x13
59 #define OMAP_MMC_REG_RSP4 0x14
60 #define OMAP_MMC_REG_RSP5 0x15
61 #define OMAP_MMC_REG_RSP6 0x16
62 #define OMAP_MMC_REG_RSP7 0x17
63 #define OMAP_MMC_REG_IOSR 0x18
64 #define OMAP_MMC_REG_SYSC 0x19
65 #define OMAP_MMC_REG_SYSS 0x1a
67 #define OMAP_MMC_STAT_CARD_ERR (1 << 14)
68 #define OMAP_MMC_STAT_CARD_IRQ (1 << 13)
69 #define OMAP_MMC_STAT_OCR_BUSY (1 << 12)
70 #define OMAP_MMC_STAT_A_EMPTY (1 << 11)
71 #define OMAP_MMC_STAT_A_FULL (1 << 10)
72 #define OMAP_MMC_STAT_CMD_CRC (1 << 8)
73 #define OMAP_MMC_STAT_CMD_TOUT (1 << 7)
74 #define OMAP_MMC_STAT_DATA_CRC (1 << 6)
75 #define OMAP_MMC_STAT_DATA_TOUT (1 << 5)
76 #define OMAP_MMC_STAT_END_BUSY (1 << 4)
77 #define OMAP_MMC_STAT_END_OF_DATA (1 << 3)
78 #define OMAP_MMC_STAT_CARD_BUSY (1 << 2)
79 #define OMAP_MMC_STAT_END_OF_CMD (1 << 0)
81 #define OMAP_MMC_REG(host, reg) (OMAP_MMC_REG_##reg << (host)->reg_shift)
82 #define OMAP_MMC_READ(host, reg) __raw_readw((host)->virt_base + OMAP_MMC_REG(host, reg))
83 #define OMAP_MMC_WRITE(host, reg, val) __raw_writew((val), (host)->virt_base + OMAP_MMC_REG(host, reg))
88 #define OMAP_MMC_CMDTYPE_BC 0
89 #define OMAP_MMC_CMDTYPE_BCR 1
90 #define OMAP_MMC_CMDTYPE_AC 2
91 #define OMAP_MMC_CMDTYPE_ADTC 3
94 #define DRIVER_NAME "mmci-omap"
96 /* Specifies how often in millisecs to poll for card status changes
97 * when the cover switch is open */
98 #define OMAP_MMC_COVER_POLL_DELAY 500
100 struct mmc_omap_host;
102 struct mmc_omap_slot {
107 unsigned int fclk_freq;
110 struct tasklet_struct cover_tasklet;
111 struct timer_list cover_timer;
114 struct mmc_request *mrq;
115 struct mmc_omap_host *host;
116 struct mmc_host *mmc;
117 struct omap_mmc_slot_data *pdata;
120 struct mmc_omap_host {
123 struct mmc_request * mrq;
124 struct mmc_command * cmd;
125 struct mmc_data * data;
126 struct mmc_host * mmc;
128 unsigned char id; /* 16xx chips have 2 MMC blocks */
131 struct resource *mem_res;
132 void __iomem *virt_base;
133 unsigned int phys_base;
135 unsigned char bus_mode;
136 unsigned char hw_bus_mode;
137 unsigned int reg_shift;
139 struct work_struct cmd_abort_work;
141 struct timer_list cmd_abort_timer;
143 struct work_struct slot_release_work;
144 struct mmc_omap_slot *next_slot;
145 struct work_struct send_stop_work;
146 struct mmc_data *stop_data;
151 u32 buffer_bytes_left;
152 u32 total_bytes_left;
155 unsigned brs_received:1, dma_done:1;
156 unsigned dma_is_read:1;
157 unsigned dma_in_use:1;
160 struct timer_list dma_timer;
163 struct mmc_omap_slot *slots[OMAP_MMC_MAX_SLOTS];
164 struct mmc_omap_slot *current_slot;
165 spinlock_t slot_lock;
166 wait_queue_head_t slot_wq;
169 struct timer_list clk_timer;
170 spinlock_t clk_lock; /* for changing enabled state */
171 unsigned int fclk_enabled:1;
173 struct omap_mmc_platform_data *pdata;
176 static void mmc_omap_fclk_offdelay(struct mmc_omap_slot *slot)
178 unsigned long tick_ns;
180 if (slot != NULL && slot->host->fclk_enabled && slot->fclk_freq > 0) {
181 tick_ns = (1000000000 + slot->fclk_freq - 1) / slot->fclk_freq;
186 static void mmc_omap_fclk_enable(struct mmc_omap_host *host, unsigned int enable)
190 spin_lock_irqsave(&host->clk_lock, flags);
191 if (host->fclk_enabled != enable) {
192 host->fclk_enabled = enable;
194 clk_enable(host->fclk);
196 clk_disable(host->fclk);
198 spin_unlock_irqrestore(&host->clk_lock, flags);
201 static void mmc_omap_select_slot(struct mmc_omap_slot *slot, int claimed)
203 struct mmc_omap_host *host = slot->host;
208 spin_lock_irqsave(&host->slot_lock, flags);
209 while (host->mmc != NULL) {
210 spin_unlock_irqrestore(&host->slot_lock, flags);
211 wait_event(host->slot_wq, host->mmc == NULL);
212 spin_lock_irqsave(&host->slot_lock, flags);
214 host->mmc = slot->mmc;
215 spin_unlock_irqrestore(&host->slot_lock, flags);
217 del_timer(&host->clk_timer);
218 if (host->current_slot != slot || !claimed)
219 mmc_omap_fclk_offdelay(host->current_slot);
221 if (host->current_slot != slot) {
222 OMAP_MMC_WRITE(host, CON, slot->saved_con & 0xFC00);
223 if (host->pdata->switch_slot != NULL)
224 host->pdata->switch_slot(mmc_dev(slot->mmc), slot->id);
225 host->current_slot = slot;
229 mmc_omap_fclk_enable(host, 1);
231 /* Doing the dummy read here seems to work around some bug
232 * at least in OMAP24xx silicon where the command would not
233 * start after writing the CMD register. Sigh. */
234 OMAP_MMC_READ(host, CON);
236 OMAP_MMC_WRITE(host, CON, slot->saved_con);
238 mmc_omap_fclk_enable(host, 0);
241 static void mmc_omap_start_request(struct mmc_omap_host *host,
242 struct mmc_request *req);
244 static void mmc_omap_slot_release_work(struct work_struct *work)
246 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
248 struct mmc_omap_slot *next_slot = host->next_slot;
249 struct mmc_request *rq;
251 host->next_slot = NULL;
252 mmc_omap_select_slot(next_slot, 1);
255 next_slot->mrq = NULL;
256 mmc_omap_start_request(host, rq);
259 static void mmc_omap_release_slot(struct mmc_omap_slot *slot, int clk_enabled)
261 struct mmc_omap_host *host = slot->host;
265 BUG_ON(slot == NULL || host->mmc == NULL);
268 /* Keeps clock running for at least 8 cycles on valid freq */
269 mod_timer(&host->clk_timer, jiffies + HZ/10);
271 del_timer(&host->clk_timer);
272 mmc_omap_fclk_offdelay(slot);
273 mmc_omap_fclk_enable(host, 0);
276 spin_lock_irqsave(&host->slot_lock, flags);
277 /* Check for any pending requests */
278 for (i = 0; i < host->nr_slots; i++) {
279 struct mmc_omap_slot *new_slot;
281 if (host->slots[i] == NULL || host->slots[i]->mrq == NULL)
284 BUG_ON(host->next_slot != NULL);
285 new_slot = host->slots[i];
286 /* The current slot should not have a request in queue */
287 BUG_ON(new_slot == host->current_slot);
289 host->next_slot = new_slot;
290 host->mmc = new_slot->mmc;
291 spin_unlock_irqrestore(&host->slot_lock, flags);
292 schedule_work(&host->slot_release_work);
297 wake_up(&host->slot_wq);
298 spin_unlock_irqrestore(&host->slot_lock, flags);
302 int mmc_omap_cover_is_open(struct mmc_omap_slot *slot)
304 if (slot->pdata->get_cover_state)
305 return slot->pdata->get_cover_state(mmc_dev(slot->mmc),
311 mmc_omap_show_cover_switch(struct device *dev, struct device_attribute *attr,
314 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
315 struct mmc_omap_slot *slot = mmc_priv(mmc);
317 return sprintf(buf, "%s\n", mmc_omap_cover_is_open(slot) ? "open" :
321 static DEVICE_ATTR(cover_switch, S_IRUGO, mmc_omap_show_cover_switch, NULL);
324 mmc_omap_show_slot_name(struct device *dev, struct device_attribute *attr,
327 struct mmc_host *mmc = container_of(dev, struct mmc_host, class_dev);
328 struct mmc_omap_slot *slot = mmc_priv(mmc);
330 return sprintf(buf, "%s\n", slot->pdata->name);
333 static DEVICE_ATTR(slot_name, S_IRUGO, mmc_omap_show_slot_name, NULL);
336 mmc_omap_start_command(struct mmc_omap_host *host, struct mmc_command *cmd)
347 /* Our hardware needs to know exact type */
348 switch (mmc_resp_type(cmd)) {
353 /* resp 1, 1b, 6, 7 */
363 dev_err(mmc_dev(host->mmc), "Invalid response type: %04x\n", mmc_resp_type(cmd));
367 if (mmc_cmd_type(cmd) == MMC_CMD_ADTC) {
368 cmdtype = OMAP_MMC_CMDTYPE_ADTC;
369 } else if (mmc_cmd_type(cmd) == MMC_CMD_BC) {
370 cmdtype = OMAP_MMC_CMDTYPE_BC;
371 } else if (mmc_cmd_type(cmd) == MMC_CMD_BCR) {
372 cmdtype = OMAP_MMC_CMDTYPE_BCR;
374 cmdtype = OMAP_MMC_CMDTYPE_AC;
377 cmdreg = cmd->opcode | (resptype << 8) | (cmdtype << 12);
379 if (host->current_slot->bus_mode == MMC_BUSMODE_OPENDRAIN)
382 if (cmd->flags & MMC_RSP_BUSY)
385 if (host->data && !(host->data->flags & MMC_DATA_WRITE))
388 mod_timer(&host->cmd_abort_timer, jiffies + HZ/2);
390 OMAP_MMC_WRITE(host, CTO, 200);
391 OMAP_MMC_WRITE(host, ARGL, cmd->arg & 0xffff);
392 OMAP_MMC_WRITE(host, ARGH, cmd->arg >> 16);
393 OMAP_MMC_WRITE(host, IE,
394 OMAP_MMC_STAT_A_EMPTY | OMAP_MMC_STAT_A_FULL |
395 OMAP_MMC_STAT_CMD_CRC | OMAP_MMC_STAT_CMD_TOUT |
396 OMAP_MMC_STAT_DATA_CRC | OMAP_MMC_STAT_DATA_TOUT |
397 OMAP_MMC_STAT_END_OF_CMD | OMAP_MMC_STAT_CARD_ERR |
398 OMAP_MMC_STAT_END_OF_DATA);
399 OMAP_MMC_WRITE(host, CMD, cmdreg);
403 mmc_omap_release_dma(struct mmc_omap_host *host, struct mmc_data *data,
406 enum dma_data_direction dma_data_dir;
408 BUG_ON(host->dma_ch < 0);
410 omap_stop_dma(host->dma_ch);
411 /* Release DMA channel lazily */
412 mod_timer(&host->dma_timer, jiffies + HZ);
413 if (data->flags & MMC_DATA_WRITE)
414 dma_data_dir = DMA_TO_DEVICE;
416 dma_data_dir = DMA_FROM_DEVICE;
417 dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->sg_len,
421 static void mmc_omap_send_stop_work(struct work_struct *work)
423 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
425 struct mmc_omap_slot *slot = host->current_slot;
426 struct mmc_data *data = host->stop_data;
427 unsigned long tick_ns;
429 tick_ns = (1000000000 + slot->fclk_freq - 1)/slot->fclk_freq;
432 mmc_omap_start_command(host, data->stop);
436 mmc_omap_xfer_done(struct mmc_omap_host *host, struct mmc_data *data)
438 if (host->dma_in_use)
439 mmc_omap_release_dma(host, data, data->error);
444 /* NOTE: MMC layer will sometimes poll-wait CMD13 next, issuing
445 * dozens of requests until the card finishes writing data.
446 * It'd be cheaper to just wait till an EOFB interrupt arrives...
450 struct mmc_host *mmc;
454 mmc_omap_release_slot(host->current_slot, 1);
455 mmc_request_done(mmc, data->mrq);
459 host->stop_data = data;
460 schedule_work(&host->send_stop_work);
464 mmc_omap_send_abort(struct mmc_omap_host *host, int maxloops)
466 struct mmc_omap_slot *slot = host->current_slot;
467 unsigned int restarts, passes, timeout;
470 /* Sending abort takes 80 clocks. Have some extra and round up */
471 timeout = (120*1000000 + slot->fclk_freq - 1)/slot->fclk_freq;
473 while (restarts < maxloops) {
474 OMAP_MMC_WRITE(host, STAT, 0xFFFF);
475 OMAP_MMC_WRITE(host, CMD, (3 << 12) | (1 << 7));
478 while (passes < timeout) {
479 stat = OMAP_MMC_READ(host, STAT);
480 if (stat & OMAP_MMC_STAT_END_OF_CMD)
489 OMAP_MMC_WRITE(host, STAT, stat);
493 mmc_omap_abort_xfer(struct mmc_omap_host *host, struct mmc_data *data)
495 if (host->dma_in_use)
496 mmc_omap_release_dma(host, data, 1);
501 mmc_omap_send_abort(host, 10000);
505 mmc_omap_end_of_data(struct mmc_omap_host *host, struct mmc_data *data)
510 if (!host->dma_in_use) {
511 mmc_omap_xfer_done(host, data);
515 spin_lock_irqsave(&host->dma_lock, flags);
519 host->brs_received = 1;
520 spin_unlock_irqrestore(&host->dma_lock, flags);
522 mmc_omap_xfer_done(host, data);
526 mmc_omap_dma_timer(unsigned long data)
528 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
530 BUG_ON(host->dma_ch < 0);
531 omap_free_dma(host->dma_ch);
536 mmc_omap_dma_done(struct mmc_omap_host *host, struct mmc_data *data)
542 spin_lock_irqsave(&host->dma_lock, flags);
543 if (host->brs_received)
547 spin_unlock_irqrestore(&host->dma_lock, flags);
549 mmc_omap_xfer_done(host, data);
553 mmc_omap_cmd_done(struct mmc_omap_host *host, struct mmc_command *cmd)
557 del_timer(&host->cmd_abort_timer);
559 if (cmd->flags & MMC_RSP_PRESENT) {
560 if (cmd->flags & MMC_RSP_136) {
561 /* response type 2 */
563 OMAP_MMC_READ(host, RSP0) |
564 (OMAP_MMC_READ(host, RSP1) << 16);
566 OMAP_MMC_READ(host, RSP2) |
567 (OMAP_MMC_READ(host, RSP3) << 16);
569 OMAP_MMC_READ(host, RSP4) |
570 (OMAP_MMC_READ(host, RSP5) << 16);
572 OMAP_MMC_READ(host, RSP6) |
573 (OMAP_MMC_READ(host, RSP7) << 16);
575 /* response types 1, 1b, 3, 4, 5, 6 */
577 OMAP_MMC_READ(host, RSP6) |
578 (OMAP_MMC_READ(host, RSP7) << 16);
582 if (host->data == NULL || cmd->error) {
583 struct mmc_host *mmc;
585 if (host->data != NULL)
586 mmc_omap_abort_xfer(host, host->data);
589 mmc_omap_release_slot(host->current_slot, 1);
590 mmc_request_done(mmc, cmd->mrq);
595 * Abort stuck command. Can occur when card is removed while it is being
598 static void mmc_omap_abort_command(struct work_struct *work)
600 struct mmc_omap_host *host = container_of(work, struct mmc_omap_host,
604 dev_dbg(mmc_dev(host->mmc), "Aborting stuck command CMD%d\n",
607 if (host->cmd->error == 0)
608 host->cmd->error = -ETIMEDOUT;
610 if (host->data == NULL) {
611 struct mmc_command *cmd;
612 struct mmc_host *mmc;
616 mmc_omap_send_abort(host, 10000);
620 mmc_omap_release_slot(host->current_slot, 1);
621 mmc_request_done(mmc, cmd->mrq);
623 mmc_omap_cmd_done(host, host->cmd);
626 enable_irq(host->irq);
630 mmc_omap_cmd_timer(unsigned long data)
632 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
635 spin_lock_irqsave(&host->slot_lock, flags);
636 if (host->cmd != NULL && !host->abort) {
637 OMAP_MMC_WRITE(host, IE, 0);
638 disable_irq(host->irq);
640 schedule_work(&host->cmd_abort_work);
642 spin_unlock_irqrestore(&host->slot_lock, flags);
647 mmc_omap_sg_to_buf(struct mmc_omap_host *host)
649 struct scatterlist *sg;
651 sg = host->data->sg + host->sg_idx;
652 host->buffer_bytes_left = sg->length;
653 host->buffer = sg_virt(sg);
654 if (host->buffer_bytes_left > host->total_bytes_left)
655 host->buffer_bytes_left = host->total_bytes_left;
659 mmc_omap_clk_timer(unsigned long data)
661 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
663 mmc_omap_fclk_enable(host, 0);
668 mmc_omap_xfer_data(struct mmc_omap_host *host, int write)
672 if (host->buffer_bytes_left == 0) {
674 BUG_ON(host->sg_idx == host->sg_len);
675 mmc_omap_sg_to_buf(host);
678 if (n > host->buffer_bytes_left)
679 n = host->buffer_bytes_left;
680 host->buffer_bytes_left -= n;
681 host->total_bytes_left -= n;
682 host->data->bytes_xfered += n;
685 __raw_writesw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
687 __raw_readsw(host->virt_base + OMAP_MMC_REG(host, DATA), host->buffer, n);
691 static inline void mmc_omap_report_irq(u16 status)
693 static const char *mmc_omap_status_bits[] = {
694 "EOC", "CD", "CB", "BRS", "EOFB", "DTO", "DCRC", "CTO",
695 "CCRC", "CRW", "AF", "AE", "OCRB", "CIRQ", "CERR"
699 for (i = 0; i < ARRAY_SIZE(mmc_omap_status_bits); i++)
700 if (status & (1 << i)) {
703 printk("%s", mmc_omap_status_bits[i]);
708 static irqreturn_t mmc_omap_irq(int irq, void *dev_id)
710 struct mmc_omap_host * host = (struct mmc_omap_host *)dev_id;
714 int transfer_error, cmd_error;
716 if (host->cmd == NULL && host->data == NULL) {
717 status = OMAP_MMC_READ(host, STAT);
718 dev_info(mmc_dev(host->slots[0]->mmc),
719 "Spurious IRQ 0x%04x\n", status);
721 OMAP_MMC_WRITE(host, STAT, status);
722 OMAP_MMC_WRITE(host, IE, 0);
732 while ((status = OMAP_MMC_READ(host, STAT)) != 0) {
735 OMAP_MMC_WRITE(host, STAT, status);
736 if (host->cmd != NULL)
737 cmd = host->cmd->opcode;
740 #ifdef CONFIG_MMC_DEBUG
741 dev_dbg(mmc_dev(host->mmc), "MMC IRQ %04x (CMD %d): ",
743 mmc_omap_report_irq(status);
746 if (host->total_bytes_left) {
747 if ((status & OMAP_MMC_STAT_A_FULL) ||
748 (status & OMAP_MMC_STAT_END_OF_DATA))
749 mmc_omap_xfer_data(host, 0);
750 if (status & OMAP_MMC_STAT_A_EMPTY)
751 mmc_omap_xfer_data(host, 1);
754 if (status & OMAP_MMC_STAT_END_OF_DATA)
757 if (status & OMAP_MMC_STAT_DATA_TOUT) {
758 dev_dbg(mmc_dev(host->mmc), "data timeout (CMD%d)\n",
761 host->data->error = -ETIMEDOUT;
766 if (status & OMAP_MMC_STAT_DATA_CRC) {
768 host->data->error = -EILSEQ;
769 dev_dbg(mmc_dev(host->mmc),
770 "data CRC error, bytes left %d\n",
771 host->total_bytes_left);
774 dev_dbg(mmc_dev(host->mmc), "data CRC error\n");
778 if (status & OMAP_MMC_STAT_CMD_TOUT) {
779 /* Timeouts are routine with some commands */
781 struct mmc_omap_slot *slot =
784 !mmc_omap_cover_is_open(slot))
785 dev_err(mmc_dev(host->mmc),
786 "command timeout (CMD%d)\n",
788 host->cmd->error = -ETIMEDOUT;
794 if (status & OMAP_MMC_STAT_CMD_CRC) {
796 dev_err(mmc_dev(host->mmc),
797 "command CRC error (CMD%d, arg 0x%08x)\n",
798 cmd, host->cmd->arg);
799 host->cmd->error = -EILSEQ;
803 dev_err(mmc_dev(host->mmc),
804 "command CRC error without cmd?\n");
807 if (status & OMAP_MMC_STAT_CARD_ERR) {
808 dev_dbg(mmc_dev(host->mmc),
809 "ignoring card status error (CMD%d)\n",
815 * NOTE: On 1610 the END_OF_CMD may come too early when
818 if ((status & OMAP_MMC_STAT_END_OF_CMD) &&
819 (!(status & OMAP_MMC_STAT_A_EMPTY))) {
824 if (cmd_error && host->data) {
825 del_timer(&host->cmd_abort_timer);
827 OMAP_MMC_WRITE(host, IE, 0);
828 disable_irq_nosync(host->irq);
829 schedule_work(&host->cmd_abort_work);
834 mmc_omap_cmd_done(host, host->cmd);
835 if (host->data != NULL) {
837 mmc_omap_xfer_done(host, host->data);
838 else if (end_transfer)
839 mmc_omap_end_of_data(host, host->data);
845 void omap_mmc_notify_cover_event(struct device *dev, int num, int is_closed)
848 struct mmc_omap_host *host = dev_get_drvdata(dev);
849 struct mmc_omap_slot *slot = host->slots[num];
851 BUG_ON(num >= host->nr_slots);
853 /* Other subsystems can call in here before we're initialised. */
854 if (host->nr_slots == 0 || !host->slots[num])
857 cover_open = mmc_omap_cover_is_open(slot);
858 if (cover_open != slot->cover_open) {
859 slot->cover_open = cover_open;
860 sysfs_notify(&slot->mmc->class_dev.kobj, NULL, "cover_switch");
863 tasklet_hi_schedule(&slot->cover_tasklet);
866 static void mmc_omap_cover_timer(unsigned long arg)
868 struct mmc_omap_slot *slot = (struct mmc_omap_slot *) arg;
869 tasklet_schedule(&slot->cover_tasklet);
872 static void mmc_omap_cover_handler(unsigned long param)
874 struct mmc_omap_slot *slot = (struct mmc_omap_slot *)param;
875 int cover_open = mmc_omap_cover_is_open(slot);
877 mmc_detect_change(slot->mmc, 0);
882 * If no card is inserted, we postpone polling until
883 * the cover has been closed.
885 if (slot->mmc->card == NULL || !mmc_card_present(slot->mmc->card))
888 mod_timer(&slot->cover_timer,
889 jiffies + msecs_to_jiffies(OMAP_MMC_COVER_POLL_DELAY));
892 /* Prepare to transfer the next segment of a scatterlist */
894 mmc_omap_prepare_dma(struct mmc_omap_host *host, struct mmc_data *data)
896 int dma_ch = host->dma_ch;
897 unsigned long data_addr;
900 struct scatterlist *sg = &data->sg[host->sg_idx];
905 data_addr = host->phys_base + OMAP_MMC_REG(host, DATA);
907 count = sg_dma_len(sg);
909 if ((data->blocks == 1) && (count > data->blksz))
912 host->dma_len = count;
914 /* FIFO is 16x2 bytes on 15xx, and 32x2 bytes on 16xx and 24xx.
915 * Use 16 or 32 word frames when the blocksize is at least that large.
916 * Blocksize is usually 512 bytes; but not for some SD reads.
918 if (cpu_is_omap15xx() && frame > 32)
925 if (!(data->flags & MMC_DATA_WRITE)) {
926 buf = 0x800f | ((frame - 1) << 8);
928 if (cpu_class_is_omap1()) {
929 src_port = OMAP_DMA_PORT_TIPB;
930 dst_port = OMAP_DMA_PORT_EMIFF;
932 if (cpu_is_omap24xx())
933 sync_dev = OMAP24XX_DMA_MMC1_RX;
935 omap_set_dma_src_params(dma_ch, src_port,
936 OMAP_DMA_AMODE_CONSTANT,
938 omap_set_dma_dest_params(dma_ch, dst_port,
939 OMAP_DMA_AMODE_POST_INC,
940 sg_dma_address(sg), 0, 0);
941 omap_set_dma_dest_data_pack(dma_ch, 1);
942 omap_set_dma_dest_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
944 buf = 0x0f80 | ((frame - 1) << 0);
946 if (cpu_class_is_omap1()) {
947 src_port = OMAP_DMA_PORT_EMIFF;
948 dst_port = OMAP_DMA_PORT_TIPB;
950 if (cpu_is_omap24xx())
951 sync_dev = OMAP24XX_DMA_MMC1_TX;
953 omap_set_dma_dest_params(dma_ch, dst_port,
954 OMAP_DMA_AMODE_CONSTANT,
956 omap_set_dma_src_params(dma_ch, src_port,
957 OMAP_DMA_AMODE_POST_INC,
958 sg_dma_address(sg), 0, 0);
959 omap_set_dma_src_data_pack(dma_ch, 1);
960 omap_set_dma_src_burst_mode(dma_ch, OMAP_DMA_DATA_BURST_4);
963 /* Max limit for DMA frame count is 0xffff */
964 BUG_ON(count > 0xffff);
966 OMAP_MMC_WRITE(host, BUF, buf);
967 omap_set_dma_transfer_params(dma_ch, OMAP_DMA_DATA_TYPE_S16,
968 frame, count, OMAP_DMA_SYNC_FRAME,
972 /* A scatterlist segment completed */
973 static void mmc_omap_dma_cb(int lch, u16 ch_status, void *data)
975 struct mmc_omap_host *host = (struct mmc_omap_host *) data;
976 struct mmc_data *mmcdat = host->data;
978 if (unlikely(host->dma_ch < 0)) {
979 dev_err(mmc_dev(host->mmc),
980 "DMA callback while DMA not enabled\n");
983 /* FIXME: We really should do something to _handle_ the errors */
984 if (ch_status & OMAP1_DMA_TOUT_IRQ) {
985 dev_err(mmc_dev(host->mmc),"DMA timeout\n");
988 if (ch_status & OMAP_DMA_DROP_IRQ) {
989 dev_err(mmc_dev(host->mmc), "DMA sync error\n");
992 if (!(ch_status & OMAP_DMA_BLOCK_IRQ)) {
995 mmcdat->bytes_xfered += host->dma_len;
997 if (host->sg_idx < host->sg_len) {
998 mmc_omap_prepare_dma(host, host->data);
999 omap_start_dma(host->dma_ch);
1001 mmc_omap_dma_done(host, host->data);
1004 static int mmc_omap_get_dma_channel(struct mmc_omap_host *host, struct mmc_data *data)
1006 const char *dma_dev_name;
1007 int sync_dev, dma_ch, is_read, r;
1009 is_read = !(data->flags & MMC_DATA_WRITE);
1010 del_timer_sync(&host->dma_timer);
1011 if (host->dma_ch >= 0) {
1012 if (is_read == host->dma_is_read)
1014 omap_free_dma(host->dma_ch);
1019 if (host->id == 0) {
1020 sync_dev = OMAP_DMA_MMC_RX;
1021 dma_dev_name = "MMC1 read";
1023 sync_dev = OMAP_DMA_MMC2_RX;
1024 dma_dev_name = "MMC2 read";
1027 if (host->id == 0) {
1028 sync_dev = OMAP_DMA_MMC_TX;
1029 dma_dev_name = "MMC1 write";
1031 sync_dev = OMAP_DMA_MMC2_TX;
1032 dma_dev_name = "MMC2 write";
1035 r = omap_request_dma(sync_dev, dma_dev_name, mmc_omap_dma_cb,
1038 dev_dbg(mmc_dev(host->mmc), "omap_request_dma() failed with %d\n", r);
1041 host->dma_ch = dma_ch;
1042 host->dma_is_read = is_read;
1047 static inline void set_cmd_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1051 reg = OMAP_MMC_READ(host, SDIO);
1053 OMAP_MMC_WRITE(host, SDIO, reg);
1054 /* Set maximum timeout */
1055 OMAP_MMC_WRITE(host, CTO, 0xff);
1058 static inline void set_data_timeout(struct mmc_omap_host *host, struct mmc_request *req)
1060 unsigned int timeout, cycle_ns;
1063 cycle_ns = 1000000000 / host->current_slot->fclk_freq;
1064 timeout = req->data->timeout_ns / cycle_ns;
1065 timeout += req->data->timeout_clks;
1067 /* Check if we need to use timeout multiplier register */
1068 reg = OMAP_MMC_READ(host, SDIO);
1069 if (timeout > 0xffff) {
1074 OMAP_MMC_WRITE(host, SDIO, reg);
1075 OMAP_MMC_WRITE(host, DTO, timeout);
1079 mmc_omap_prepare_data(struct mmc_omap_host *host, struct mmc_request *req)
1081 struct mmc_data *data = req->data;
1082 int i, use_dma, block_size;
1087 OMAP_MMC_WRITE(host, BLEN, 0);
1088 OMAP_MMC_WRITE(host, NBLK, 0);
1089 OMAP_MMC_WRITE(host, BUF, 0);
1090 host->dma_in_use = 0;
1091 set_cmd_timeout(host, req);
1095 block_size = data->blksz;
1097 OMAP_MMC_WRITE(host, NBLK, data->blocks - 1);
1098 OMAP_MMC_WRITE(host, BLEN, block_size - 1);
1099 set_data_timeout(host, req);
1101 /* cope with calling layer confusion; it issues "single
1102 * block" writes using multi-block scatterlists.
1104 sg_len = (data->blocks == 1) ? 1 : data->sg_len;
1106 /* Only do DMA for entire blocks */
1107 use_dma = host->use_dma;
1109 for (i = 0; i < sg_len; i++) {
1110 if ((data->sg[i].length % block_size) != 0) {
1119 if (mmc_omap_get_dma_channel(host, data) == 0) {
1120 enum dma_data_direction dma_data_dir;
1122 if (data->flags & MMC_DATA_WRITE)
1123 dma_data_dir = DMA_TO_DEVICE;
1125 dma_data_dir = DMA_FROM_DEVICE;
1127 host->sg_len = dma_map_sg(mmc_dev(host->mmc), data->sg,
1128 sg_len, dma_data_dir);
1129 host->total_bytes_left = 0;
1130 mmc_omap_prepare_dma(host, req->data);
1131 host->brs_received = 0;
1133 host->dma_in_use = 1;
1138 /* Revert to PIO? */
1140 OMAP_MMC_WRITE(host, BUF, 0x1f1f);
1141 host->total_bytes_left = data->blocks * block_size;
1142 host->sg_len = sg_len;
1143 mmc_omap_sg_to_buf(host);
1144 host->dma_in_use = 0;
1148 static void mmc_omap_start_request(struct mmc_omap_host *host,
1149 struct mmc_request *req)
1151 BUG_ON(host->mrq != NULL);
1155 /* only touch fifo AFTER the controller readies it */
1156 mmc_omap_prepare_data(host, req);
1157 mmc_omap_start_command(host, req->cmd);
1158 if (host->dma_in_use)
1159 omap_start_dma(host->dma_ch);
1162 static void mmc_omap_request(struct mmc_host *mmc, struct mmc_request *req)
1164 struct mmc_omap_slot *slot = mmc_priv(mmc);
1165 struct mmc_omap_host *host = slot->host;
1166 unsigned long flags;
1168 spin_lock_irqsave(&host->slot_lock, flags);
1169 if (host->mmc != NULL) {
1170 BUG_ON(slot->mrq != NULL);
1172 spin_unlock_irqrestore(&host->slot_lock, flags);
1176 spin_unlock_irqrestore(&host->slot_lock, flags);
1177 mmc_omap_select_slot(slot, 1);
1178 mmc_omap_start_request(host, req);
1181 static void mmc_omap_set_power(struct mmc_omap_slot *slot, int power_on,
1184 struct mmc_omap_host *host;
1188 if (slot->pdata->set_power != NULL)
1189 slot->pdata->set_power(mmc_dev(slot->mmc), slot->id, power_on,
1192 if (cpu_is_omap24xx()) {
1196 w = OMAP_MMC_READ(host, CON);
1197 OMAP_MMC_WRITE(host, CON, w | (1 << 11));
1199 w = OMAP_MMC_READ(host, CON);
1200 OMAP_MMC_WRITE(host, CON, w & ~(1 << 11));
1205 static int mmc_omap_calc_divisor(struct mmc_host *mmc, struct mmc_ios *ios)
1207 struct mmc_omap_slot *slot = mmc_priv(mmc);
1208 struct mmc_omap_host *host = slot->host;
1209 int func_clk_rate = clk_get_rate(host->fclk);
1212 if (ios->clock == 0)
1215 dsor = func_clk_rate / ios->clock;
1219 if (func_clk_rate / dsor > ios->clock)
1225 slot->fclk_freq = func_clk_rate / dsor;
1227 if (ios->bus_width == MMC_BUS_WIDTH_4)
1233 static void mmc_omap_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
1235 struct mmc_omap_slot *slot = mmc_priv(mmc);
1236 struct mmc_omap_host *host = slot->host;
1240 mmc_omap_select_slot(slot, 0);
1242 dsor = mmc_omap_calc_divisor(mmc, ios);
1244 if (ios->vdd != slot->vdd)
1245 slot->vdd = ios->vdd;
1248 switch (ios->power_mode) {
1250 mmc_omap_set_power(slot, 0, ios->vdd);
1253 /* Cannot touch dsor yet, just power up MMC */
1254 mmc_omap_set_power(slot, 1, ios->vdd);
1257 mmc_omap_fclk_enable(host, 1);
1263 if (slot->bus_mode != ios->bus_mode) {
1264 if (slot->pdata->set_bus_mode != NULL)
1265 slot->pdata->set_bus_mode(mmc_dev(mmc), slot->id,
1267 slot->bus_mode = ios->bus_mode;
1270 /* On insanely high arm_per frequencies something sometimes
1271 * goes somehow out of sync, and the POW bit is not being set,
1272 * which results in the while loop below getting stuck.
1273 * Writing to the CON register twice seems to do the trick. */
1274 for (i = 0; i < 2; i++)
1275 OMAP_MMC_WRITE(host, CON, dsor);
1276 slot->saved_con = dsor;
1277 if (ios->power_mode == MMC_POWER_ON) {
1278 /* worst case at 400kHz, 80 cycles makes 200 microsecs */
1281 /* Send clock cycles, poll completion */
1282 OMAP_MMC_WRITE(host, IE, 0);
1283 OMAP_MMC_WRITE(host, STAT, 0xffff);
1284 OMAP_MMC_WRITE(host, CMD, 1 << 7);
1285 while (usecs > 0 && (OMAP_MMC_READ(host, STAT) & 1) == 0) {
1289 OMAP_MMC_WRITE(host, STAT, 1);
1293 mmc_omap_release_slot(slot, clk_enabled);
1296 static const struct mmc_host_ops mmc_omap_ops = {
1297 .request = mmc_omap_request,
1298 .set_ios = mmc_omap_set_ios,
1301 static int __init mmc_omap_new_slot(struct mmc_omap_host *host, int id)
1303 struct mmc_omap_slot *slot = NULL;
1304 struct mmc_host *mmc;
1307 mmc = mmc_alloc_host(sizeof(struct mmc_omap_slot), host->dev);
1311 slot = mmc_priv(mmc);
1315 slot->pdata = &host->pdata->slots[id];
1317 host->slots[id] = slot;
1320 if (host->pdata->slots[id].wires >= 4)
1321 mmc->caps |= MMC_CAP_4_BIT_DATA;
1323 mmc->ops = &mmc_omap_ops;
1324 mmc->f_min = 400000;
1326 if (cpu_class_is_omap2())
1327 mmc->f_max = 48000000;
1329 mmc->f_max = 24000000;
1330 if (host->pdata->max_freq)
1331 mmc->f_max = min(host->pdata->max_freq, mmc->f_max);
1332 mmc->ocr_avail = slot->pdata->ocr_mask;
1334 /* Use scatterlist DMA to reduce per-transfer costs.
1335 * NOTE max_seg_size assumption that small blocks aren't
1336 * normally used (except e.g. for reading SD registers).
1338 mmc->max_phys_segs = 32;
1339 mmc->max_hw_segs = 32;
1340 mmc->max_blk_size = 2048; /* BLEN is 11 bits (+1) */
1341 mmc->max_blk_count = 2048; /* NBLK is 11 bits (+1) */
1342 mmc->max_req_size = mmc->max_blk_size * mmc->max_blk_count;
1343 mmc->max_seg_size = mmc->max_req_size;
1345 r = mmc_add_host(mmc);
1347 goto err_remove_host;
1349 if (slot->pdata->name != NULL) {
1350 r = device_create_file(&mmc->class_dev,
1351 &dev_attr_slot_name);
1353 goto err_remove_host;
1356 if (slot->pdata->get_cover_state != NULL) {
1357 r = device_create_file(&mmc->class_dev,
1358 &dev_attr_cover_switch);
1360 goto err_remove_slot_name;
1362 setup_timer(&slot->cover_timer, mmc_omap_cover_timer,
1363 (unsigned long)slot);
1364 tasklet_init(&slot->cover_tasklet, mmc_omap_cover_handler,
1365 (unsigned long)slot);
1366 tasklet_schedule(&slot->cover_tasklet);
1371 err_remove_slot_name:
1372 if (slot->pdata->name != NULL)
1373 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1375 mmc_remove_host(mmc);
1380 static void mmc_omap_remove_slot(struct mmc_omap_slot *slot)
1382 struct mmc_host *mmc = slot->mmc;
1384 if (slot->pdata->name != NULL)
1385 device_remove_file(&mmc->class_dev, &dev_attr_slot_name);
1386 if (slot->pdata->get_cover_state != NULL)
1387 device_remove_file(&mmc->class_dev, &dev_attr_cover_switch);
1389 tasklet_kill(&slot->cover_tasklet);
1390 del_timer_sync(&slot->cover_timer);
1391 flush_scheduled_work();
1393 mmc_remove_host(mmc);
1397 static int __init mmc_omap_probe(struct platform_device *pdev)
1399 struct omap_mmc_platform_data *pdata = pdev->dev.platform_data;
1400 struct mmc_omap_host *host = NULL;
1401 struct resource *res;
1405 if (pdata == NULL) {
1406 dev_err(&pdev->dev, "platform data missing\n");
1409 if (pdata->nr_slots == 0) {
1410 dev_err(&pdev->dev, "no slots\n");
1414 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1415 irq = platform_get_irq(pdev, 0);
1416 if (res == NULL || irq < 0)
1419 res = request_mem_region(res->start, res->end - res->start + 1,
1424 host = kzalloc(sizeof(struct mmc_omap_host), GFP_KERNEL);
1427 goto err_free_mem_region;
1430 INIT_WORK(&host->slot_release_work, mmc_omap_slot_release_work);
1431 INIT_WORK(&host->send_stop_work, mmc_omap_send_stop_work);
1433 INIT_WORK(&host->cmd_abort_work, mmc_omap_abort_command);
1434 setup_timer(&host->cmd_abort_timer, mmc_omap_cmd_timer,
1435 (unsigned long) host);
1437 spin_lock_init(&host->clk_lock);
1438 setup_timer(&host->clk_timer, mmc_omap_clk_timer, (unsigned long) host);
1440 spin_lock_init(&host->dma_lock);
1441 setup_timer(&host->dma_timer, mmc_omap_dma_timer, (unsigned long) host);
1442 spin_lock_init(&host->slot_lock);
1443 init_waitqueue_head(&host->slot_wq);
1445 host->pdata = pdata;
1446 host->dev = &pdev->dev;
1447 platform_set_drvdata(pdev, host);
1449 host->id = pdev->id;
1450 host->mem_res = res;
1454 host->dev->dma_mask = &pdata->dma_mask;
1458 host->phys_base = host->mem_res->start;
1459 host->virt_base = ioremap(res->start, res->end - res->start + 1);
1460 if (!host->virt_base)
1463 host->iclk = clk_get(&pdev->dev, "ick");
1464 if (IS_ERR(host->iclk)) {
1465 ret = PTR_ERR(host->iclk);
1466 goto err_free_mmc_host;
1468 clk_enable(host->iclk);
1470 host->fclk = clk_get(&pdev->dev, "fck");
1471 if (IS_ERR(host->fclk)) {
1472 ret = PTR_ERR(host->fclk);
1476 ret = request_irq(host->irq, mmc_omap_irq, 0, DRIVER_NAME, host);
1480 if (pdata->init != NULL) {
1481 ret = pdata->init(&pdev->dev);
1486 host->nr_slots = pdata->nr_slots;
1487 for (i = 0; i < pdata->nr_slots; i++) {
1488 ret = mmc_omap_new_slot(host, i);
1491 mmc_omap_remove_slot(host->slots[i]);
1493 goto err_plat_cleanup;
1497 host->reg_shift = (cpu_is_omap7xx() ? 1 : 2);
1503 pdata->cleanup(&pdev->dev);
1505 free_irq(host->irq, host);
1507 clk_put(host->fclk);
1509 clk_disable(host->iclk);
1510 clk_put(host->iclk);
1512 iounmap(host->virt_base);
1515 err_free_mem_region:
1516 release_mem_region(res->start, res->end - res->start + 1);
1520 static int mmc_omap_remove(struct platform_device *pdev)
1522 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1525 platform_set_drvdata(pdev, NULL);
1527 BUG_ON(host == NULL);
1529 for (i = 0; i < host->nr_slots; i++)
1530 mmc_omap_remove_slot(host->slots[i]);
1532 if (host->pdata->cleanup)
1533 host->pdata->cleanup(&pdev->dev);
1535 mmc_omap_fclk_enable(host, 0);
1536 free_irq(host->irq, host);
1537 clk_put(host->fclk);
1538 clk_disable(host->iclk);
1539 clk_put(host->iclk);
1541 iounmap(host->virt_base);
1542 release_mem_region(pdev->resource[0].start,
1543 pdev->resource[0].end - pdev->resource[0].start + 1);
1551 static int mmc_omap_suspend(struct platform_device *pdev, pm_message_t mesg)
1554 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1556 if (host == NULL || host->suspended)
1559 for (i = 0; i < host->nr_slots; i++) {
1560 struct mmc_omap_slot *slot;
1562 slot = host->slots[i];
1563 ret = mmc_suspend_host(slot->mmc);
1566 slot = host->slots[i];
1567 mmc_resume_host(slot->mmc);
1572 host->suspended = 1;
1576 static int mmc_omap_resume(struct platform_device *pdev)
1579 struct mmc_omap_host *host = platform_get_drvdata(pdev);
1581 if (host == NULL || !host->suspended)
1584 for (i = 0; i < host->nr_slots; i++) {
1585 struct mmc_omap_slot *slot;
1586 slot = host->slots[i];
1587 ret = mmc_resume_host(slot->mmc);
1591 host->suspended = 0;
1596 #define mmc_omap_suspend NULL
1597 #define mmc_omap_resume NULL
1600 static struct platform_driver mmc_omap_driver = {
1601 .remove = mmc_omap_remove,
1602 .suspend = mmc_omap_suspend,
1603 .resume = mmc_omap_resume,
1605 .name = DRIVER_NAME,
1606 .owner = THIS_MODULE,
1610 static int __init mmc_omap_init(void)
1612 return platform_driver_probe(&mmc_omap_driver, mmc_omap_probe);
1615 static void __exit mmc_omap_exit(void)
1617 platform_driver_unregister(&mmc_omap_driver);
1620 module_init(mmc_omap_init);
1621 module_exit(mmc_omap_exit);
1623 MODULE_DESCRIPTION("OMAP Multimedia Card driver");
1624 MODULE_LICENSE("GPL");
1625 MODULE_ALIAS("platform:" DRIVER_NAME);
1626 MODULE_AUTHOR("Juha Yrjölä");