2 * Freescale MXS I2C bus driver
4 * Copyright (C) 2011 Wolfram Sang, Pengutronix e.K.
6 * based on a (non-working) driver which was:
8 * Copyright (C) 2009-2010 Freescale Semiconductor, Inc. All Rights Reserved.
10 * TODO: add dma-support if platform-support for it is available
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
19 #include <linux/slab.h>
20 #include <linux/device.h>
21 #include <linux/module.h>
22 #include <linux/i2c.h>
23 #include <linux/err.h>
24 #include <linux/interrupt.h>
25 #include <linux/completion.h>
26 #include <linux/platform_device.h>
27 #include <linux/jiffies.h>
30 #include <mach/common.h>
32 #define DRIVER_NAME "mxs-i2c"
34 #define MXS_I2C_CTRL0 (0x00)
35 #define MXS_I2C_CTRL0_SET (0x04)
37 #define MXS_I2C_CTRL0_SFTRST 0x80000000
38 #define MXS_I2C_CTRL0_SEND_NAK_ON_LAST 0x02000000
39 #define MXS_I2C_CTRL0_RETAIN_CLOCK 0x00200000
40 #define MXS_I2C_CTRL0_POST_SEND_STOP 0x00100000
41 #define MXS_I2C_CTRL0_PRE_SEND_START 0x00080000
42 #define MXS_I2C_CTRL0_MASTER_MODE 0x00020000
43 #define MXS_I2C_CTRL0_DIRECTION 0x00010000
44 #define MXS_I2C_CTRL0_XFER_COUNT(v) ((v) & 0x0000FFFF)
46 #define MXS_I2C_CTRL1 (0x40)
47 #define MXS_I2C_CTRL1_SET (0x44)
48 #define MXS_I2C_CTRL1_CLR (0x48)
50 #define MXS_I2C_CTRL1_BUS_FREE_IRQ 0x80
51 #define MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ 0x40
52 #define MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ 0x20
53 #define MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ 0x10
54 #define MXS_I2C_CTRL1_EARLY_TERM_IRQ 0x08
55 #define MXS_I2C_CTRL1_MASTER_LOSS_IRQ 0x04
56 #define MXS_I2C_CTRL1_SLAVE_STOP_IRQ 0x02
57 #define MXS_I2C_CTRL1_SLAVE_IRQ 0x01
59 #define MXS_I2C_IRQ_MASK (MXS_I2C_CTRL1_DATA_ENGINE_CMPLT_IRQ | \
60 MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ | \
61 MXS_I2C_CTRL1_EARLY_TERM_IRQ | \
62 MXS_I2C_CTRL1_MASTER_LOSS_IRQ | \
63 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | \
64 MXS_I2C_CTRL1_SLAVE_IRQ)
66 #define MXS_I2C_QUEUECTRL (0x60)
67 #define MXS_I2C_QUEUECTRL_SET (0x64)
68 #define MXS_I2C_QUEUECTRL_CLR (0x68)
70 #define MXS_I2C_QUEUECTRL_QUEUE_RUN 0x20
71 #define MXS_I2C_QUEUECTRL_PIO_QUEUE_MODE 0x04
73 #define MXS_I2C_QUEUESTAT (0x70)
74 #define MXS_I2C_QUEUESTAT_RD_QUEUE_EMPTY 0x00002000
76 #define MXS_I2C_QUEUECMD (0x80)
78 #define MXS_I2C_QUEUEDATA (0x90)
80 #define MXS_I2C_DATA (0xa0)
83 #define MXS_CMD_I2C_SELECT (MXS_I2C_CTRL0_RETAIN_CLOCK | \
84 MXS_I2C_CTRL0_PRE_SEND_START | \
85 MXS_I2C_CTRL0_MASTER_MODE | \
86 MXS_I2C_CTRL0_DIRECTION | \
87 MXS_I2C_CTRL0_XFER_COUNT(1))
89 #define MXS_CMD_I2C_WRITE (MXS_I2C_CTRL0_PRE_SEND_START | \
90 MXS_I2C_CTRL0_MASTER_MODE | \
91 MXS_I2C_CTRL0_DIRECTION)
93 #define MXS_CMD_I2C_READ (MXS_I2C_CTRL0_SEND_NAK_ON_LAST | \
94 MXS_I2C_CTRL0_MASTER_MODE)
97 * struct mxs_i2c_dev - per device, private MXS-I2C data
99 * @dev: driver model device node
100 * @regs: IO registers pointer
101 * @cmd_complete: completion object for transaction wait
102 * @cmd_err: error code for last transaction
103 * @adapter: i2c subsystem adapter node
108 struct completion cmd_complete;
110 struct i2c_adapter adapter;
114 * TODO: check if calls to here are really needed. If not, we could get rid of
115 * mxs_reset_block and the mach-dependency. Needs an I2C analyzer, probably.
117 static void mxs_i2c_reset(struct mxs_i2c_dev *i2c)
119 mxs_reset_block(i2c->regs);
120 writel(MXS_I2C_IRQ_MASK << 8, i2c->regs + MXS_I2C_CTRL1_SET);
123 static void mxs_i2c_pioq_setup_read(struct mxs_i2c_dev *i2c, u8 addr, int len,
128 writel(MXS_CMD_I2C_SELECT, i2c->regs + MXS_I2C_QUEUECMD);
130 data = (addr << 1) | I2C_SMBUS_READ;
131 writel(data, i2c->regs + MXS_I2C_DATA);
133 data = MXS_CMD_I2C_READ | MXS_I2C_CTRL0_XFER_COUNT(len) | flags;
134 writel(data, i2c->regs + MXS_I2C_QUEUECMD);
137 static void mxs_i2c_pioq_setup_write(struct mxs_i2c_dev *i2c,
138 u8 addr, u8 *buf, int len, int flags)
143 data = MXS_CMD_I2C_WRITE | MXS_I2C_CTRL0_XFER_COUNT(len + 1) | flags;
144 writel(data, i2c->regs + MXS_I2C_QUEUECMD);
147 * We have to copy the slave address (u8) and buffer (arbitrary number
148 * of u8) into the data register (u32). To achieve that, the u8 are put
149 * into the MSBs of 'data' which is then shifted for the next u8. When
150 * apropriate, 'data' is written to MXS_I2C_DATA. So, the first u32
154 * 10987654|32109876|54321098|76543210
155 * --------+--------+--------+--------
156 * buffer+2|buffer+1|buffer+0|slave_addr
159 data = ((addr << 1) | I2C_SMBUS_WRITE) << 24;
161 for (i = 0; i < len; i++) {
163 data |= buf[i] << 24;
165 writel(data, i2c->regs + MXS_I2C_DATA);
168 /* Write out the remaining bytes if any */
169 shifts_left = 24 - (i & 3) * 8;
171 writel(data >> shifts_left, i2c->regs + MXS_I2C_DATA);
175 * TODO: should be replaceable with a waitqueue and RD_QUEUE_IRQ (setting the
176 * rd_threshold to 1). Couldn't get this to work, though.
178 static int mxs_i2c_wait_for_data(struct mxs_i2c_dev *i2c)
180 unsigned long timeout = jiffies + msecs_to_jiffies(1000);
182 while (readl(i2c->regs + MXS_I2C_QUEUESTAT)
183 & MXS_I2C_QUEUESTAT_RD_QUEUE_EMPTY) {
184 if (time_after(jiffies, timeout))
192 static int mxs_i2c_finish_read(struct mxs_i2c_dev *i2c, u8 *buf, int len)
197 for (i = 0; i < len; i++) {
199 if (mxs_i2c_wait_for_data(i2c))
201 data = readl(i2c->regs + MXS_I2C_QUEUEDATA);
203 buf[i] = data & 0xff;
211 * Low level master read/write transaction.
213 static int mxs_i2c_xfer_msg(struct i2c_adapter *adap, struct i2c_msg *msg,
216 struct mxs_i2c_dev *i2c = i2c_get_adapdata(adap);
220 init_completion(&i2c->cmd_complete);
222 dev_dbg(i2c->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
223 msg->addr, msg->len, msg->flags, stop);
228 flags = stop ? MXS_I2C_CTRL0_POST_SEND_STOP : 0;
230 if (msg->flags & I2C_M_RD)
231 mxs_i2c_pioq_setup_read(i2c, msg->addr, msg->len, flags);
233 mxs_i2c_pioq_setup_write(i2c, msg->addr, msg->buf, msg->len,
236 writel(MXS_I2C_QUEUECTRL_QUEUE_RUN,
237 i2c->regs + MXS_I2C_QUEUECTRL_SET);
239 ret = wait_for_completion_timeout(&i2c->cmd_complete,
240 msecs_to_jiffies(1000));
244 if ((!i2c->cmd_err) && (msg->flags & I2C_M_RD)) {
245 ret = mxs_i2c_finish_read(i2c, msg->buf, msg->len);
250 if (i2c->cmd_err == -ENXIO)
253 dev_dbg(i2c->dev, "Done with err=%d\n", i2c->cmd_err);
258 dev_dbg(i2c->dev, "Timeout!\n");
263 static int mxs_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[],
269 for (i = 0; i < num; i++) {
270 err = mxs_i2c_xfer_msg(adap, &msgs[i], i == (num - 1));
278 static u32 mxs_i2c_func(struct i2c_adapter *adap)
280 return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
283 static irqreturn_t mxs_i2c_isr(int this_irq, void *dev_id)
285 struct mxs_i2c_dev *i2c = dev_id;
286 u32 stat = readl(i2c->regs + MXS_I2C_CTRL1) & MXS_I2C_IRQ_MASK;
291 if (stat & MXS_I2C_CTRL1_NO_SLAVE_ACK_IRQ)
292 i2c->cmd_err = -ENXIO;
293 else if (stat & (MXS_I2C_CTRL1_EARLY_TERM_IRQ |
294 MXS_I2C_CTRL1_MASTER_LOSS_IRQ |
295 MXS_I2C_CTRL1_SLAVE_STOP_IRQ | MXS_I2C_CTRL1_SLAVE_IRQ))
296 /* MXS_I2C_CTRL1_OVERSIZE_XFER_TERM_IRQ is only for slaves */
301 complete(&i2c->cmd_complete);
303 writel(stat, i2c->regs + MXS_I2C_CTRL1_CLR);
307 static const struct i2c_algorithm mxs_i2c_algo = {
308 .master_xfer = mxs_i2c_xfer,
309 .functionality = mxs_i2c_func,
312 static int __devinit mxs_i2c_probe(struct platform_device *pdev)
314 struct device *dev = &pdev->dev;
315 struct mxs_i2c_dev *i2c;
316 struct i2c_adapter *adap;
317 struct resource *res;
318 resource_size_t res_size;
321 i2c = devm_kzalloc(dev, sizeof(struct mxs_i2c_dev), GFP_KERNEL);
325 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
329 res_size = resource_size(res);
330 if (!devm_request_mem_region(dev, res->start, res_size, res->name))
333 i2c->regs = devm_ioremap_nocache(dev, res->start, res_size);
337 irq = platform_get_irq(pdev, 0);
341 err = devm_request_irq(dev, irq, mxs_i2c_isr, 0, dev_name(dev), i2c);
346 platform_set_drvdata(pdev, i2c);
348 /* Do reset to enforce correct startup after pinmuxing */
350 writel(MXS_I2C_QUEUECTRL_PIO_QUEUE_MODE,
351 i2c->regs + MXS_I2C_QUEUECTRL_SET);
353 adap = &i2c->adapter;
354 strlcpy(adap->name, "MXS I2C adapter", sizeof(adap->name));
355 adap->owner = THIS_MODULE;
356 adap->algo = &mxs_i2c_algo;
357 adap->dev.parent = dev;
359 i2c_set_adapdata(adap, i2c);
360 err = i2c_add_numbered_adapter(adap);
362 dev_err(dev, "Failed to add adapter (%d)\n", err);
363 writel(MXS_I2C_CTRL0_SFTRST,
364 i2c->regs + MXS_I2C_CTRL0_SET);
371 static int __devexit mxs_i2c_remove(struct platform_device *pdev)
373 struct mxs_i2c_dev *i2c = platform_get_drvdata(pdev);
376 ret = i2c_del_adapter(&i2c->adapter);
380 writel(MXS_I2C_QUEUECTRL_QUEUE_RUN,
381 i2c->regs + MXS_I2C_QUEUECTRL_CLR);
382 writel(MXS_I2C_CTRL0_SFTRST, i2c->regs + MXS_I2C_CTRL0_SET);
384 platform_set_drvdata(pdev, NULL);
389 static struct platform_driver mxs_i2c_driver = {
392 .owner = THIS_MODULE,
394 .remove = __devexit_p(mxs_i2c_remove),
397 static int __init mxs_i2c_init(void)
399 return platform_driver_probe(&mxs_i2c_driver, mxs_i2c_probe);
401 subsys_initcall(mxs_i2c_init);
403 static void __exit mxs_i2c_exit(void)
405 platform_driver_unregister(&mxs_i2c_driver);
407 module_exit(mxs_i2c_exit);
409 MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
410 MODULE_DESCRIPTION("MXS I2C Bus Driver");
411 MODULE_LICENSE("GPL");
412 MODULE_ALIAS("platform:" DRIVER_NAME);