2 * Copyright (C) 2001 Mike Corrigan & Dave Engebretsen, IBM Corporation
6 * Copyright (C) 2004 Olof Johansson <olof@lixom.net>, IBM Corporation
7 * Copyright (C) 2006 Olof Johansson <olof@lixom.net>
9 * Dynamic DMA mapping support, pSeries-specific parts, both SMP and LPAR.
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License as published by
14 * the Free Software Foundation; either version 2 of the License, or
15 * (at your option) any later version.
17 * This program is distributed in the hope that it will be useful,
18 * but WITHOUT ANY WARRANTY; without even the implied warranty of
19 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
20 * GNU General Public License for more details.
22 * You should have received a copy of the GNU General Public License
23 * along with this program; if not, write to the Free Software
24 * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
27 #include <linux/config.h>
28 #include <linux/init.h>
29 #include <linux/types.h>
30 #include <linux/slab.h>
32 #include <linux/spinlock.h>
33 #include <linux/string.h>
34 #include <linux/pci.h>
35 #include <linux/dma-mapping.h>
39 #include <asm/iommu.h>
40 #include <asm/pci-bridge.h>
41 #include <asm/machdep.h>
42 #include <asm/abs_addr.h>
43 #include <asm/pSeries_reconfig.h>
44 #include <asm/firmware.h>
46 #include <asm/ppc-pci.h>
49 #include "plpar_wrappers.h"
53 static void tce_build_pSeries(struct iommu_table *tbl, long index,
54 long npages, unsigned long uaddr,
55 enum dma_data_direction direction)
61 index <<= TCE_PAGE_FACTOR;
62 npages <<= TCE_PAGE_FACTOR;
64 proto_tce = TCE_PCI_READ; // Read allowed
66 if (direction != DMA_TO_DEVICE)
67 proto_tce |= TCE_PCI_WRITE;
69 tcep = ((u64 *)tbl->it_base) + index;
72 /* can't move this out since we might cross LMB boundary */
73 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
74 *tcep = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
76 uaddr += TCE_PAGE_SIZE;
82 static void tce_free_pSeries(struct iommu_table *tbl, long index, long npages)
86 npages <<= TCE_PAGE_FACTOR;
87 index <<= TCE_PAGE_FACTOR;
89 tcep = ((u64 *)tbl->it_base) + index;
96 static void tce_build_pSeriesLP(struct iommu_table *tbl, long tcenum,
97 long npages, unsigned long uaddr,
98 enum dma_data_direction direction)
104 tcenum <<= TCE_PAGE_FACTOR;
105 npages <<= TCE_PAGE_FACTOR;
107 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
108 proto_tce = TCE_PCI_READ;
109 if (direction != DMA_TO_DEVICE)
110 proto_tce |= TCE_PCI_WRITE;
113 tce = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
114 rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, tce);
116 if (rc && printk_ratelimit()) {
117 printk("tce_build_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
118 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
119 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
120 printk("\ttce val = 0x%lx\n", tce );
121 show_stack(current, (unsigned long *)__get_SP());
129 static DEFINE_PER_CPU(u64 *, tce_page) = NULL;
131 static void tce_buildmulti_pSeriesLP(struct iommu_table *tbl, long tcenum,
132 long npages, unsigned long uaddr,
133 enum dma_data_direction direction)
141 if (TCE_PAGE_FACTOR == 0 && npages == 1)
142 return tce_build_pSeriesLP(tbl, tcenum, npages, uaddr,
145 tcep = __get_cpu_var(tce_page);
147 /* This is safe to do since interrupts are off when we're called
148 * from iommu_alloc{,_sg}()
151 tcep = (u64 *)__get_free_page(GFP_ATOMIC);
152 /* If allocation fails, fall back to the loop implementation */
154 return tce_build_pSeriesLP(tbl, tcenum, npages,
156 __get_cpu_var(tce_page) = tcep;
159 tcenum <<= TCE_PAGE_FACTOR;
160 npages <<= TCE_PAGE_FACTOR;
162 rpn = (virt_to_abs(uaddr)) >> TCE_SHIFT;
163 proto_tce = TCE_PCI_READ;
164 if (direction != DMA_TO_DEVICE)
165 proto_tce |= TCE_PCI_WRITE;
167 /* We can map max one pageful of TCEs at a time */
170 * Set up the page with TCE data, looping through and setting
173 limit = min_t(long, npages, 4096/TCE_ENTRY_SIZE);
175 for (l = 0; l < limit; l++) {
176 tcep[l] = proto_tce | (rpn & TCE_RPN_MASK) << TCE_RPN_SHIFT;
180 rc = plpar_tce_put_indirect((u64)tbl->it_index,
182 (u64)virt_to_abs(tcep),
187 } while (npages > 0 && !rc);
189 if (rc && printk_ratelimit()) {
190 printk("tce_buildmulti_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
191 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
192 printk("\tnpages = 0x%lx\n", (u64)npages);
193 printk("\ttce[0] val = 0x%lx\n", tcep[0]);
194 show_stack(current, (unsigned long *)__get_SP());
198 static void tce_free_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
202 tcenum <<= TCE_PAGE_FACTOR;
203 npages <<= TCE_PAGE_FACTOR;
206 rc = plpar_tce_put((u64)tbl->it_index, (u64)tcenum << 12, 0);
208 if (rc && printk_ratelimit()) {
209 printk("tce_free_pSeriesLP: plpar_tce_put failed. rc=%ld\n", rc);
210 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
211 printk("\ttcenum = 0x%lx\n", (u64)tcenum);
212 show_stack(current, (unsigned long *)__get_SP());
220 static void tce_freemulti_pSeriesLP(struct iommu_table *tbl, long tcenum, long npages)
224 tcenum <<= TCE_PAGE_FACTOR;
225 npages <<= TCE_PAGE_FACTOR;
227 rc = plpar_tce_stuff((u64)tbl->it_index, (u64)tcenum << 12, 0, npages);
229 if (rc && printk_ratelimit()) {
230 printk("tce_freemulti_pSeriesLP: plpar_tce_stuff failed\n");
231 printk("\trc = %ld\n", rc);
232 printk("\tindex = 0x%lx\n", (u64)tbl->it_index);
233 printk("\tnpages = 0x%lx\n", (u64)npages);
234 show_stack(current, (unsigned long *)__get_SP());
238 static void iommu_table_setparms(struct pci_controller *phb,
239 struct device_node *dn,
240 struct iommu_table *tbl)
242 struct device_node *node;
243 unsigned long *basep;
246 node = (struct device_node *)phb->arch_data;
248 basep = (unsigned long *)get_property(node, "linux,tce-base", NULL);
249 sizep = (unsigned int *)get_property(node, "linux,tce-size", NULL);
250 if (basep == NULL || sizep == NULL) {
251 printk(KERN_ERR "PCI_DMA: iommu_table_setparms: %s has "
252 "missing tce entries !\n", dn->full_name);
256 tbl->it_base = (unsigned long)__va(*basep);
257 memset((void *)tbl->it_base, 0, *sizep);
259 tbl->it_busno = phb->bus->number;
261 /* Units of tce entries */
262 tbl->it_offset = phb->dma_window_base_cur >> PAGE_SHIFT;
264 /* Test if we are going over 2GB of DMA space */
265 if (phb->dma_window_base_cur + phb->dma_window_size > 0x80000000ul) {
266 udbg_printf("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
267 panic("PCI_DMA: Unexpected number of IOAs under this PHB.\n");
270 phb->dma_window_base_cur += phb->dma_window_size;
272 /* Set the tce table size - measured in entries */
273 tbl->it_size = phb->dma_window_size >> PAGE_SHIFT;
276 tbl->it_blocksize = 16;
277 tbl->it_type = TCE_PCI;
281 * iommu_table_setparms_lpar
283 * Function: On pSeries LPAR systems, return TCE table info, given a pci bus.
285 * ToDo: properly interpret the ibm,dma-window property. The definition is:
286 * logical-bus-number (1 word)
287 * phys-address (#address-cells words)
288 * size (#cell-size words)
290 * Currently we hard code these sizes (more or less).
292 static void iommu_table_setparms_lpar(struct pci_controller *phb,
293 struct device_node *dn,
294 struct iommu_table *tbl,
295 unsigned int *dma_window)
297 tbl->it_busno = PCI_DN(dn)->bussubno;
299 /* TODO: Parse field size properties properly. */
300 tbl->it_size = (((unsigned long)dma_window[4] << 32) |
301 (unsigned long)dma_window[5]) >> PAGE_SHIFT;
302 tbl->it_offset = (((unsigned long)dma_window[2] << 32) |
303 (unsigned long)dma_window[3]) >> PAGE_SHIFT;
305 tbl->it_index = dma_window[0];
306 tbl->it_blocksize = 16;
307 tbl->it_type = TCE_PCI;
310 static void iommu_bus_setup_pSeries(struct pci_bus *bus)
312 struct device_node *dn;
313 struct iommu_table *tbl;
314 struct device_node *isa_dn, *isa_dn_orig;
315 struct device_node *tmp;
319 DBG("iommu_bus_setup_pSeries, bus %p, bus->self %p\n", bus, bus->self);
321 dn = pci_bus_to_OF_node(bus);
325 /* This is not a root bus, any setup will be done for the
326 * device-side of the bridge in iommu_dev_setup_pSeries().
331 /* Check if the ISA bus on the system is under
334 isa_dn = isa_dn_orig = of_find_node_by_type(NULL, "isa");
336 while (isa_dn && isa_dn != dn)
337 isa_dn = isa_dn->parent;
340 of_node_put(isa_dn_orig);
342 /* Count number of direct PCI children of the PHB.
343 * All PCI device nodes have class-code property, so it's
344 * an easy way to find them.
346 for (children = 0, tmp = dn->child; tmp; tmp = tmp->sibling)
347 if (get_property(tmp, "class-code", NULL))
350 DBG("Children: %d\n", children);
352 /* Calculate amount of DMA window per slot. Each window must be
353 * a power of two (due to pci_alloc_consistent requirements).
355 * Keep 256MB aside for PHBs with ISA.
359 /* No ISA/IDE - just set window size and return */
360 pci->phb->dma_window_size = 0x80000000ul; /* To be divided */
362 while (pci->phb->dma_window_size * children > 0x80000000ul)
363 pci->phb->dma_window_size >>= 1;
364 DBG("No ISA/IDE, window size is 0x%lx\n",
365 pci->phb->dma_window_size);
366 pci->phb->dma_window_base_cur = 0;
371 /* If we have ISA, then we probably have an IDE
372 * controller too. Allocate a 128MB table but
373 * skip the first 128MB to avoid stepping on ISA
376 pci->phb->dma_window_size = 0x8000000ul;
377 pci->phb->dma_window_base_cur = 0x8000000ul;
379 tbl = kmalloc(sizeof(struct iommu_table), GFP_KERNEL);
381 iommu_table_setparms(pci->phb, dn, tbl);
382 pci->iommu_table = iommu_init_table(tbl);
384 /* Divide the rest (1.75GB) among the children */
385 pci->phb->dma_window_size = 0x80000000ul;
386 while (pci->phb->dma_window_size * children > 0x70000000ul)
387 pci->phb->dma_window_size >>= 1;
389 DBG("ISA/IDE, window size is 0x%lx\n", pci->phb->dma_window_size);
394 static void iommu_bus_setup_pSeriesLP(struct pci_bus *bus)
396 struct iommu_table *tbl;
397 struct device_node *dn, *pdn;
399 unsigned int *dma_window = NULL;
401 DBG("iommu_bus_setup_pSeriesLP, bus %p, bus->self %p\n", bus, bus->self);
403 dn = pci_bus_to_OF_node(bus);
405 /* Find nearest ibm,dma-window, walking up the device tree */
406 for (pdn = dn; pdn != NULL; pdn = pdn->parent) {
407 dma_window = (unsigned int *)get_property(pdn, "ibm,dma-window", NULL);
408 if (dma_window != NULL)
412 if (dma_window == NULL) {
413 DBG("iommu_bus_setup_pSeriesLP: bus %s seems to have no ibm,dma-window property\n", dn->full_name);
418 if (!ppci->iommu_table) {
419 /* Bussubno hasn't been copied yet.
420 * Do it now because iommu_table_setparms_lpar needs it.
423 ppci->bussubno = bus->number;
425 tbl = (struct iommu_table *)kmalloc(sizeof(struct iommu_table),
428 iommu_table_setparms_lpar(ppci->phb, pdn, tbl, dma_window);
430 ppci->iommu_table = iommu_init_table(tbl);
434 PCI_DN(dn)->iommu_table = ppci->iommu_table;
438 static void iommu_dev_setup_pSeries(struct pci_dev *dev)
440 struct device_node *dn, *mydn;
441 struct iommu_table *tbl;
443 DBG("iommu_dev_setup_pSeries, dev %p (%s)\n", dev, pci_name(dev));
445 mydn = dn = pci_device_to_OF_node(dev);
447 /* If we're the direct child of a root bus, then we need to allocate
448 * an iommu table ourselves. The bus setup code should have setup
449 * the window sizes already.
451 if (!dev->bus->self) {
452 DBG(" --> first child, no bridge. Allocating iommu table.\n");
453 tbl = kmalloc(sizeof(struct iommu_table), GFP_KERNEL);
454 iommu_table_setparms(PCI_DN(dn)->phb, dn, tbl);
455 PCI_DN(mydn)->iommu_table = iommu_init_table(tbl);
460 /* If this device is further down the bus tree, search upwards until
461 * an already allocated iommu table is found and use that.
464 while (dn && PCI_DN(dn) && PCI_DN(dn)->iommu_table == NULL)
467 if (dn && PCI_DN(dn)) {
468 PCI_DN(mydn)->iommu_table = PCI_DN(dn)->iommu_table;
470 DBG("iommu_dev_setup_pSeries, dev %p (%s) has no iommu table\n", dev, pci_name(dev));
474 static int iommu_reconfig_notifier(struct notifier_block *nb, unsigned long action, void *node)
477 struct device_node *np = node;
478 struct pci_dn *pci = PCI_DN(np);
481 case PSERIES_RECONFIG_REMOVE:
482 if (pci && pci->iommu_table &&
483 get_property(np, "ibm,dma-window", NULL))
484 iommu_free_table(np);
493 static struct notifier_block iommu_reconfig_nb = {
494 .notifier_call = iommu_reconfig_notifier,
497 static void iommu_dev_setup_pSeriesLP(struct pci_dev *dev)
499 struct device_node *pdn, *dn;
500 struct iommu_table *tbl;
501 int *dma_window = NULL;
504 DBG("iommu_dev_setup_pSeriesLP, dev %p (%s)\n", dev, pci_name(dev));
506 /* dev setup for LPAR is a little tricky, since the device tree might
507 * contain the dma-window properties per-device and not neccesarily
508 * for the bus. So we need to search upwards in the tree until we
509 * either hit a dma-window property, OR find a parent with a table
512 dn = pci_device_to_OF_node(dev);
514 for (pdn = dn; pdn && PCI_DN(pdn) && !PCI_DN(pdn)->iommu_table;
516 dma_window = (unsigned int *)
517 get_property(pdn, "ibm,dma-window", NULL);
522 /* Check for parent == NULL so we don't try to setup the empty EADS
523 * slots on POWER4 machines.
525 if (dma_window == NULL || pdn->parent == NULL) {
526 DBG("No dma window for device, linking to parent\n");
527 PCI_DN(dn)->iommu_table = PCI_DN(pdn)->iommu_table;
530 DBG("Found DMA window, allocating table\n");
534 if (!pci->iommu_table) {
535 /* iommu_table_setparms_lpar needs bussubno. */
536 pci->bussubno = pci->phb->bus->number;
538 tbl = (struct iommu_table *)kmalloc(sizeof(struct iommu_table),
541 iommu_table_setparms_lpar(pci->phb, pdn, tbl, dma_window);
543 pci->iommu_table = iommu_init_table(tbl);
547 PCI_DN(dn)->iommu_table = pci->iommu_table;
550 static void iommu_bus_setup_null(struct pci_bus *b) { }
551 static void iommu_dev_setup_null(struct pci_dev *d) { }
553 /* These are called very early. */
554 void iommu_init_early_pSeries(void)
556 if (of_chosen && get_property(of_chosen, "linux,iommu-off", NULL)) {
557 /* Direct I/O, IOMMU off */
558 ppc_md.iommu_dev_setup = iommu_dev_setup_null;
559 ppc_md.iommu_bus_setup = iommu_bus_setup_null;
560 pci_direct_iommu_init();
565 if (firmware_has_feature(FW_FEATURE_LPAR)) {
566 if (firmware_has_feature(FW_FEATURE_MULTITCE)) {
567 ppc_md.tce_build = tce_buildmulti_pSeriesLP;
568 ppc_md.tce_free = tce_freemulti_pSeriesLP;
570 ppc_md.tce_build = tce_build_pSeriesLP;
571 ppc_md.tce_free = tce_free_pSeriesLP;
573 ppc_md.iommu_bus_setup = iommu_bus_setup_pSeriesLP;
574 ppc_md.iommu_dev_setup = iommu_dev_setup_pSeriesLP;
576 ppc_md.tce_build = tce_build_pSeries;
577 ppc_md.tce_free = tce_free_pSeries;
578 ppc_md.iommu_bus_setup = iommu_bus_setup_pSeries;
579 ppc_md.iommu_dev_setup = iommu_dev_setup_pSeries;
583 pSeries_reconfig_notifier_register(&iommu_reconfig_nb);