Merge branch 'master' of git://git.kernel.org/pub/scm/linux/kernel/git/linville/wirel...
[pandora-kernel.git] / drivers / net / wireless / iwlwifi / iwl-3945.c
1 /******************************************************************************
2  *
3  * Copyright(c) 2003 - 2010 Intel Corporation. All rights reserved.
4  *
5  * This program is free software; you can redistribute it and/or modify it
6  * under the terms of version 2 of the GNU General Public License as
7  * published by the Free Software Foundation.
8  *
9  * This program is distributed in the hope that it will be useful, but WITHOUT
10  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
11  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
12  * more details.
13  *
14  * You should have received a copy of the GNU General Public License along with
15  * this program; if not, write to the Free Software Foundation, Inc.,
16  * 51 Franklin Street, Fifth Floor, Boston, MA 02110, USA
17  *
18  * The full GNU General Public License is included in this distribution in the
19  * file called LICENSE.
20  *
21  * Contact Information:
22  *  Intel Linux Wireless <ilw@linux.intel.com>
23  * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
24  *
25  *****************************************************************************/
26
27 #include <linux/kernel.h>
28 #include <linux/module.h>
29 #include <linux/init.h>
30 #include <linux/slab.h>
31 #include <linux/pci.h>
32 #include <linux/dma-mapping.h>
33 #include <linux/delay.h>
34 #include <linux/sched.h>
35 #include <linux/skbuff.h>
36 #include <linux/netdevice.h>
37 #include <linux/wireless.h>
38 #include <linux/firmware.h>
39 #include <linux/etherdevice.h>
40 #include <asm/unaligned.h>
41 #include <net/mac80211.h>
42
43 #include "iwl-fh.h"
44 #include "iwl-3945-fh.h"
45 #include "iwl-commands.h"
46 #include "iwl-sta.h"
47 #include "iwl-3945.h"
48 #include "iwl-eeprom.h"
49 #include "iwl-core.h"
50 #include "iwl-helpers.h"
51 #include "iwl-led.h"
52 #include "iwl-3945-led.h"
53 #include "iwl-3945-debugfs.h"
54
55 #define IWL_DECLARE_RATE_INFO(r, ip, in, rp, rn, pp, np)    \
56         [IWL_RATE_##r##M_INDEX] = { IWL_RATE_##r##M_PLCP,   \
57                                     IWL_RATE_##r##M_IEEE,   \
58                                     IWL_RATE_##ip##M_INDEX, \
59                                     IWL_RATE_##in##M_INDEX, \
60                                     IWL_RATE_##rp##M_INDEX, \
61                                     IWL_RATE_##rn##M_INDEX, \
62                                     IWL_RATE_##pp##M_INDEX, \
63                                     IWL_RATE_##np##M_INDEX, \
64                                     IWL_RATE_##r##M_INDEX_TABLE, \
65                                     IWL_RATE_##ip##M_INDEX_TABLE }
66
67 /*
68  * Parameter order:
69  *   rate, prev rate, next rate, prev tgg rate, next tgg rate
70  *
71  * If there isn't a valid next or previous rate then INV is used which
72  * maps to IWL_RATE_INVALID
73  *
74  */
75 const struct iwl3945_rate_info iwl3945_rates[IWL_RATE_COUNT_3945] = {
76         IWL_DECLARE_RATE_INFO(1, INV, 2, INV, 2, INV, 2),    /*  1mbps */
77         IWL_DECLARE_RATE_INFO(2, 1, 5, 1, 5, 1, 5),          /*  2mbps */
78         IWL_DECLARE_RATE_INFO(5, 2, 6, 2, 11, 2, 11),        /*5.5mbps */
79         IWL_DECLARE_RATE_INFO(11, 9, 12, 5, 12, 5, 18),      /* 11mbps */
80         IWL_DECLARE_RATE_INFO(6, 5, 9, 5, 11, 5, 11),        /*  6mbps */
81         IWL_DECLARE_RATE_INFO(9, 6, 11, 5, 11, 5, 11),       /*  9mbps */
82         IWL_DECLARE_RATE_INFO(12, 11, 18, 11, 18, 11, 18),   /* 12mbps */
83         IWL_DECLARE_RATE_INFO(18, 12, 24, 12, 24, 11, 24),   /* 18mbps */
84         IWL_DECLARE_RATE_INFO(24, 18, 36, 18, 36, 18, 36),   /* 24mbps */
85         IWL_DECLARE_RATE_INFO(36, 24, 48, 24, 48, 24, 48),   /* 36mbps */
86         IWL_DECLARE_RATE_INFO(48, 36, 54, 36, 54, 36, 54),   /* 48mbps */
87         IWL_DECLARE_RATE_INFO(54, 48, INV, 48, INV, 48, INV),/* 54mbps */
88 };
89
90 /* 1 = enable the iwl3945_disable_events() function */
91 #define IWL_EVT_DISABLE (0)
92 #define IWL_EVT_DISABLE_SIZE (1532/32)
93
94 /**
95  * iwl3945_disable_events - Disable selected events in uCode event log
96  *
97  * Disable an event by writing "1"s into "disable"
98  *   bitmap in SRAM.  Bit position corresponds to Event # (id/type).
99  *   Default values of 0 enable uCode events to be logged.
100  * Use for only special debugging.  This function is just a placeholder as-is,
101  *   you'll need to provide the special bits! ...
102  *   ... and set IWL_EVT_DISABLE to 1. */
103 void iwl3945_disable_events(struct iwl_priv *priv)
104 {
105         int i;
106         u32 base;               /* SRAM address of event log header */
107         u32 disable_ptr;        /* SRAM address of event-disable bitmap array */
108         u32 array_size;         /* # of u32 entries in array */
109         u32 evt_disable[IWL_EVT_DISABLE_SIZE] = {
110                 0x00000000,     /*   31 -    0  Event id numbers */
111                 0x00000000,     /*   63 -   32 */
112                 0x00000000,     /*   95 -   64 */
113                 0x00000000,     /*  127 -   96 */
114                 0x00000000,     /*  159 -  128 */
115                 0x00000000,     /*  191 -  160 */
116                 0x00000000,     /*  223 -  192 */
117                 0x00000000,     /*  255 -  224 */
118                 0x00000000,     /*  287 -  256 */
119                 0x00000000,     /*  319 -  288 */
120                 0x00000000,     /*  351 -  320 */
121                 0x00000000,     /*  383 -  352 */
122                 0x00000000,     /*  415 -  384 */
123                 0x00000000,     /*  447 -  416 */
124                 0x00000000,     /*  479 -  448 */
125                 0x00000000,     /*  511 -  480 */
126                 0x00000000,     /*  543 -  512 */
127                 0x00000000,     /*  575 -  544 */
128                 0x00000000,     /*  607 -  576 */
129                 0x00000000,     /*  639 -  608 */
130                 0x00000000,     /*  671 -  640 */
131                 0x00000000,     /*  703 -  672 */
132                 0x00000000,     /*  735 -  704 */
133                 0x00000000,     /*  767 -  736 */
134                 0x00000000,     /*  799 -  768 */
135                 0x00000000,     /*  831 -  800 */
136                 0x00000000,     /*  863 -  832 */
137                 0x00000000,     /*  895 -  864 */
138                 0x00000000,     /*  927 -  896 */
139                 0x00000000,     /*  959 -  928 */
140                 0x00000000,     /*  991 -  960 */
141                 0x00000000,     /* 1023 -  992 */
142                 0x00000000,     /* 1055 - 1024 */
143                 0x00000000,     /* 1087 - 1056 */
144                 0x00000000,     /* 1119 - 1088 */
145                 0x00000000,     /* 1151 - 1120 */
146                 0x00000000,     /* 1183 - 1152 */
147                 0x00000000,     /* 1215 - 1184 */
148                 0x00000000,     /* 1247 - 1216 */
149                 0x00000000,     /* 1279 - 1248 */
150                 0x00000000,     /* 1311 - 1280 */
151                 0x00000000,     /* 1343 - 1312 */
152                 0x00000000,     /* 1375 - 1344 */
153                 0x00000000,     /* 1407 - 1376 */
154                 0x00000000,     /* 1439 - 1408 */
155                 0x00000000,     /* 1471 - 1440 */
156                 0x00000000,     /* 1503 - 1472 */
157         };
158
159         base = le32_to_cpu(priv->card_alive.log_event_table_ptr);
160         if (!iwl3945_hw_valid_rtc_data_addr(base)) {
161                 IWL_ERR(priv, "Invalid event log pointer 0x%08X\n", base);
162                 return;
163         }
164
165         disable_ptr = iwl_read_targ_mem(priv, base + (4 * sizeof(u32)));
166         array_size = iwl_read_targ_mem(priv, base + (5 * sizeof(u32)));
167
168         if (IWL_EVT_DISABLE && (array_size == IWL_EVT_DISABLE_SIZE)) {
169                 IWL_DEBUG_INFO(priv, "Disabling selected uCode log events at 0x%x\n",
170                                disable_ptr);
171                 for (i = 0; i < IWL_EVT_DISABLE_SIZE; i++)
172                         iwl_write_targ_mem(priv,
173                                            disable_ptr + (i * sizeof(u32)),
174                                            evt_disable[i]);
175
176         } else {
177                 IWL_DEBUG_INFO(priv, "Selected uCode log events may be disabled\n");
178                 IWL_DEBUG_INFO(priv, "  by writing \"1\"s into disable bitmap\n");
179                 IWL_DEBUG_INFO(priv, "  in SRAM at 0x%x, size %d u32s\n",
180                                disable_ptr, array_size);
181         }
182
183 }
184
185 static int iwl3945_hwrate_to_plcp_idx(u8 plcp)
186 {
187         int idx;
188
189         for (idx = 0; idx < IWL_RATE_COUNT_3945; idx++)
190                 if (iwl3945_rates[idx].plcp == plcp)
191                         return idx;
192         return -1;
193 }
194
195 #ifdef CONFIG_IWLWIFI_DEBUG
196 #define TX_STATUS_ENTRY(x) case TX_3945_STATUS_FAIL_ ## x: return #x
197
198 static const char *iwl3945_get_tx_fail_reason(u32 status)
199 {
200         switch (status & TX_STATUS_MSK) {
201         case TX_3945_STATUS_SUCCESS:
202                 return "SUCCESS";
203                 TX_STATUS_ENTRY(SHORT_LIMIT);
204                 TX_STATUS_ENTRY(LONG_LIMIT);
205                 TX_STATUS_ENTRY(FIFO_UNDERRUN);
206                 TX_STATUS_ENTRY(MGMNT_ABORT);
207                 TX_STATUS_ENTRY(NEXT_FRAG);
208                 TX_STATUS_ENTRY(LIFE_EXPIRE);
209                 TX_STATUS_ENTRY(DEST_PS);
210                 TX_STATUS_ENTRY(ABORTED);
211                 TX_STATUS_ENTRY(BT_RETRY);
212                 TX_STATUS_ENTRY(STA_INVALID);
213                 TX_STATUS_ENTRY(FRAG_DROPPED);
214                 TX_STATUS_ENTRY(TID_DISABLE);
215                 TX_STATUS_ENTRY(FRAME_FLUSHED);
216                 TX_STATUS_ENTRY(INSUFFICIENT_CF_POLL);
217                 TX_STATUS_ENTRY(TX_LOCKED);
218                 TX_STATUS_ENTRY(NO_BEACON_ON_RADAR);
219         }
220
221         return "UNKNOWN";
222 }
223 #else
224 static inline const char *iwl3945_get_tx_fail_reason(u32 status)
225 {
226         return "";
227 }
228 #endif
229
230 /*
231  * get ieee prev rate from rate scale table.
232  * for A and B mode we need to overright prev
233  * value
234  */
235 int iwl3945_rs_next_rate(struct iwl_priv *priv, int rate)
236 {
237         int next_rate = iwl3945_get_prev_ieee_rate(rate);
238
239         switch (priv->band) {
240         case IEEE80211_BAND_5GHZ:
241                 if (rate == IWL_RATE_12M_INDEX)
242                         next_rate = IWL_RATE_9M_INDEX;
243                 else if (rate == IWL_RATE_6M_INDEX)
244                         next_rate = IWL_RATE_6M_INDEX;
245                 break;
246         case IEEE80211_BAND_2GHZ:
247                 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
248                     iwl_is_associated(priv)) {
249                         if (rate == IWL_RATE_11M_INDEX)
250                                 next_rate = IWL_RATE_5M_INDEX;
251                 }
252                 break;
253
254         default:
255                 break;
256         }
257
258         return next_rate;
259 }
260
261
262 /**
263  * iwl3945_tx_queue_reclaim - Reclaim Tx queue entries already Tx'd
264  *
265  * When FW advances 'R' index, all entries between old and new 'R' index
266  * need to be reclaimed. As result, some free space forms. If there is
267  * enough free space (> low mark), wake the stack that feeds us.
268  */
269 static void iwl3945_tx_queue_reclaim(struct iwl_priv *priv,
270                                      int txq_id, int index)
271 {
272         struct iwl_tx_queue *txq = &priv->txq[txq_id];
273         struct iwl_queue *q = &txq->q;
274         struct iwl_tx_info *tx_info;
275
276         BUG_ON(txq_id == IWL_CMD_QUEUE_NUM);
277
278         for (index = iwl_queue_inc_wrap(index, q->n_bd); q->read_ptr != index;
279                 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd)) {
280
281                 tx_info = &txq->txb[txq->q.read_ptr];
282                 ieee80211_tx_status_irqsafe(priv->hw, tx_info->skb[0]);
283                 tx_info->skb[0] = NULL;
284                 priv->cfg->ops->lib->txq_free_tfd(priv, txq);
285         }
286
287         if (iwl_queue_space(q) > q->low_mark && (txq_id >= 0) &&
288                         (txq_id != IWL_CMD_QUEUE_NUM) &&
289                         priv->mac80211_registered)
290                 iwl_wake_queue(priv, txq_id);
291 }
292
293 /**
294  * iwl3945_rx_reply_tx - Handle Tx response
295  */
296 static void iwl3945_rx_reply_tx(struct iwl_priv *priv,
297                                 struct iwl_rx_mem_buffer *rxb)
298 {
299         struct iwl_rx_packet *pkt = rxb_addr(rxb);
300         u16 sequence = le16_to_cpu(pkt->hdr.sequence);
301         int txq_id = SEQ_TO_QUEUE(sequence);
302         int index = SEQ_TO_INDEX(sequence);
303         struct iwl_tx_queue *txq = &priv->txq[txq_id];
304         struct ieee80211_tx_info *info;
305         struct iwl3945_tx_resp *tx_resp = (void *)&pkt->u.raw[0];
306         u32  status = le32_to_cpu(tx_resp->status);
307         int rate_idx;
308         int fail;
309
310         if ((index >= txq->q.n_bd) || (iwl_queue_used(&txq->q, index) == 0)) {
311                 IWL_ERR(priv, "Read index for DMA queue txq_id (%d) index %d "
312                           "is out of range [0-%d] %d %d\n", txq_id,
313                           index, txq->q.n_bd, txq->q.write_ptr,
314                           txq->q.read_ptr);
315                 return;
316         }
317
318         info = IEEE80211_SKB_CB(txq->txb[txq->q.read_ptr].skb[0]);
319         ieee80211_tx_info_clear_status(info);
320
321         /* Fill the MRR chain with some info about on-chip retransmissions */
322         rate_idx = iwl3945_hwrate_to_plcp_idx(tx_resp->rate);
323         if (info->band == IEEE80211_BAND_5GHZ)
324                 rate_idx -= IWL_FIRST_OFDM_RATE;
325
326         fail = tx_resp->failure_frame;
327
328         info->status.rates[0].idx = rate_idx;
329         info->status.rates[0].count = fail + 1; /* add final attempt */
330
331         /* tx_status->rts_retry_count = tx_resp->failure_rts; */
332         info->flags |= ((status & TX_STATUS_MSK) == TX_STATUS_SUCCESS) ?
333                                 IEEE80211_TX_STAT_ACK : 0;
334
335         IWL_DEBUG_TX(priv, "Tx queue %d Status %s (0x%08x) plcp rate %d retries %d\n",
336                         txq_id, iwl3945_get_tx_fail_reason(status), status,
337                         tx_resp->rate, tx_resp->failure_frame);
338
339         IWL_DEBUG_TX_REPLY(priv, "Tx queue reclaim %d\n", index);
340         iwl3945_tx_queue_reclaim(priv, txq_id, index);
341
342         if (iwl_check_bits(status, TX_ABORT_REQUIRED_MSK))
343                 IWL_ERR(priv, "TODO:  Implement Tx ABORT REQUIRED!!!\n");
344 }
345
346
347
348 /*****************************************************************************
349  *
350  * Intel PRO/Wireless 3945ABG/BG Network Connection
351  *
352  *  RX handler implementations
353  *
354  *****************************************************************************/
355 #ifdef CONFIG_IWLWIFI_DEBUG
356 /*
357  *  based on the assumption of all statistics counter are in DWORD
358  *  FIXME: This function is for debugging, do not deal with
359  *  the case of counters roll-over.
360  */
361 static void iwl3945_accumulative_statistics(struct iwl_priv *priv,
362                                             __le32 *stats)
363 {
364         int i;
365         __le32 *prev_stats;
366         u32 *accum_stats;
367         u32 *delta, *max_delta;
368
369         prev_stats = (__le32 *)&priv->_3945.statistics;
370         accum_stats = (u32 *)&priv->_3945.accum_statistics;
371         delta = (u32 *)&priv->_3945.delta_statistics;
372         max_delta = (u32 *)&priv->_3945.max_delta;
373
374         for (i = sizeof(__le32); i < sizeof(struct iwl3945_notif_statistics);
375              i += sizeof(__le32), stats++, prev_stats++, delta++,
376              max_delta++, accum_stats++) {
377                 if (le32_to_cpu(*stats) > le32_to_cpu(*prev_stats)) {
378                         *delta = (le32_to_cpu(*stats) -
379                                 le32_to_cpu(*prev_stats));
380                         *accum_stats += *delta;
381                         if (*delta > *max_delta)
382                                 *max_delta = *delta;
383                 }
384         }
385
386         /* reset accumulative statistics for "no-counter" type statistics */
387         priv->_3945.accum_statistics.general.temperature =
388                 priv->_3945.statistics.general.temperature;
389         priv->_3945.accum_statistics.general.ttl_timestamp =
390                 priv->_3945.statistics.general.ttl_timestamp;
391 }
392 #endif
393
394 /**
395  * iwl3945_good_plcp_health - checks for plcp error.
396  *
397  * When the plcp error is exceeding the thresholds, reset the radio
398  * to improve the throughput.
399  */
400 static bool iwl3945_good_plcp_health(struct iwl_priv *priv,
401                                 struct iwl_rx_packet *pkt)
402 {
403         bool rc = true;
404         struct iwl3945_notif_statistics current_stat;
405         int combined_plcp_delta;
406         unsigned int plcp_msec;
407         unsigned long plcp_received_jiffies;
408
409         memcpy(&current_stat, pkt->u.raw, sizeof(struct
410                         iwl3945_notif_statistics));
411         /*
412          * check for plcp_err and trigger radio reset if it exceeds
413          * the plcp error threshold plcp_delta.
414          */
415         plcp_received_jiffies = jiffies;
416         plcp_msec = jiffies_to_msecs((long) plcp_received_jiffies -
417                                         (long) priv->plcp_jiffies);
418         priv->plcp_jiffies = plcp_received_jiffies;
419         /*
420          * check to make sure plcp_msec is not 0 to prevent division
421          * by zero.
422          */
423         if (plcp_msec) {
424                 combined_plcp_delta =
425                         (le32_to_cpu(current_stat.rx.ofdm.plcp_err) -
426                         le32_to_cpu(priv->_3945.statistics.rx.ofdm.plcp_err));
427
428                 if ((combined_plcp_delta > 0) &&
429                         ((combined_plcp_delta * 100) / plcp_msec) >
430                         priv->cfg->plcp_delta_threshold) {
431                         /*
432                          * if plcp_err exceed the threshold, the following
433                          * data is printed in csv format:
434                          *    Text: plcp_err exceeded %d,
435                          *    Received ofdm.plcp_err,
436                          *    Current ofdm.plcp_err,
437                          *    combined_plcp_delta,
438                          *    plcp_msec
439                          */
440                         IWL_DEBUG_RADIO(priv, "plcp_err exceeded %u, "
441                                 "%u, %d, %u mSecs\n",
442                                 priv->cfg->plcp_delta_threshold,
443                                 le32_to_cpu(current_stat.rx.ofdm.plcp_err),
444                                 combined_plcp_delta, plcp_msec);
445                         /*
446                          * Reset the RF radio due to the high plcp
447                          * error rate
448                          */
449                         rc = false;
450                 }
451         }
452         return rc;
453 }
454
455 void iwl3945_hw_rx_statistics(struct iwl_priv *priv,
456                 struct iwl_rx_mem_buffer *rxb)
457 {
458         struct iwl_rx_packet *pkt = rxb_addr(rxb);
459
460         IWL_DEBUG_RX(priv, "Statistics notification received (%d vs %d).\n",
461                      (int)sizeof(struct iwl3945_notif_statistics),
462                      le32_to_cpu(pkt->len_n_flags) & FH_RSCSR_FRAME_SIZE_MSK);
463 #ifdef CONFIG_IWLWIFI_DEBUG
464         iwl3945_accumulative_statistics(priv, (__le32 *)&pkt->u.raw);
465 #endif
466         iwl_recover_from_statistics(priv, pkt);
467
468         memcpy(&priv->_3945.statistics, pkt->u.raw, sizeof(priv->_3945.statistics));
469 }
470
471 void iwl3945_reply_statistics(struct iwl_priv *priv,
472                               struct iwl_rx_mem_buffer *rxb)
473 {
474         struct iwl_rx_packet *pkt = rxb_addr(rxb);
475         __le32 *flag = (__le32 *)&pkt->u.raw;
476
477         if (le32_to_cpu(*flag) & UCODE_STATISTICS_CLEAR_MSK) {
478 #ifdef CONFIG_IWLWIFI_DEBUG
479                 memset(&priv->_3945.accum_statistics, 0,
480                         sizeof(struct iwl3945_notif_statistics));
481                 memset(&priv->_3945.delta_statistics, 0,
482                         sizeof(struct iwl3945_notif_statistics));
483                 memset(&priv->_3945.max_delta, 0,
484                         sizeof(struct iwl3945_notif_statistics));
485 #endif
486                 IWL_DEBUG_RX(priv, "Statistics have been cleared\n");
487         }
488         iwl3945_hw_rx_statistics(priv, rxb);
489 }
490
491
492 /******************************************************************************
493  *
494  * Misc. internal state and helper functions
495  *
496  ******************************************************************************/
497 #ifdef CONFIG_IWLWIFI_DEBUG
498
499 /**
500  * iwl3945_report_frame - dump frame to syslog during debug sessions
501  *
502  * You may hack this function to show different aspects of received frames,
503  * including selective frame dumps.
504  * group100 parameter selects whether to show 1 out of 100 good frames.
505  */
506 static void _iwl3945_dbg_report_frame(struct iwl_priv *priv,
507                       struct iwl_rx_packet *pkt,
508                       struct ieee80211_hdr *header, int group100)
509 {
510         u32 to_us;
511         u32 print_summary = 0;
512         u32 print_dump = 0;     /* set to 1 to dump all frames' contents */
513         u32 hundred = 0;
514         u32 dataframe = 0;
515         __le16 fc;
516         u16 seq_ctl;
517         u16 channel;
518         u16 phy_flags;
519         u16 length;
520         u16 status;
521         u16 bcn_tmr;
522         u32 tsf_low;
523         u64 tsf;
524         u8 rssi;
525         u8 agc;
526         u16 sig_avg;
527         u16 noise_diff;
528         struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
529         struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
530         struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
531         u8 *data = IWL_RX_DATA(pkt);
532
533         /* MAC header */
534         fc = header->frame_control;
535         seq_ctl = le16_to_cpu(header->seq_ctrl);
536
537         /* metadata */
538         channel = le16_to_cpu(rx_hdr->channel);
539         phy_flags = le16_to_cpu(rx_hdr->phy_flags);
540         length = le16_to_cpu(rx_hdr->len);
541
542         /* end-of-frame status and timestamp */
543         status = le32_to_cpu(rx_end->status);
544         bcn_tmr = le32_to_cpu(rx_end->beacon_timestamp);
545         tsf_low = le64_to_cpu(rx_end->timestamp) & 0x0ffffffff;
546         tsf = le64_to_cpu(rx_end->timestamp);
547
548         /* signal statistics */
549         rssi = rx_stats->rssi;
550         agc = rx_stats->agc;
551         sig_avg = le16_to_cpu(rx_stats->sig_avg);
552         noise_diff = le16_to_cpu(rx_stats->noise_diff);
553
554         to_us = !compare_ether_addr(header->addr1, priv->mac_addr);
555
556         /* if data frame is to us and all is good,
557          *   (optionally) print summary for only 1 out of every 100 */
558         if (to_us && (fc & ~cpu_to_le16(IEEE80211_FCTL_PROTECTED)) ==
559             cpu_to_le16(IEEE80211_FCTL_FROMDS | IEEE80211_FTYPE_DATA)) {
560                 dataframe = 1;
561                 if (!group100)
562                         print_summary = 1;      /* print each frame */
563                 else if (priv->framecnt_to_us < 100) {
564                         priv->framecnt_to_us++;
565                         print_summary = 0;
566                 } else {
567                         priv->framecnt_to_us = 0;
568                         print_summary = 1;
569                         hundred = 1;
570                 }
571         } else {
572                 /* print summary for all other frames */
573                 print_summary = 1;
574         }
575
576         if (print_summary) {
577                 char *title;
578                 int rate;
579
580                 if (hundred)
581                         title = "100Frames";
582                 else if (ieee80211_has_retry(fc))
583                         title = "Retry";
584                 else if (ieee80211_is_assoc_resp(fc))
585                         title = "AscRsp";
586                 else if (ieee80211_is_reassoc_resp(fc))
587                         title = "RasRsp";
588                 else if (ieee80211_is_probe_resp(fc)) {
589                         title = "PrbRsp";
590                         print_dump = 1; /* dump frame contents */
591                 } else if (ieee80211_is_beacon(fc)) {
592                         title = "Beacon";
593                         print_dump = 1; /* dump frame contents */
594                 } else if (ieee80211_is_atim(fc))
595                         title = "ATIM";
596                 else if (ieee80211_is_auth(fc))
597                         title = "Auth";
598                 else if (ieee80211_is_deauth(fc))
599                         title = "DeAuth";
600                 else if (ieee80211_is_disassoc(fc))
601                         title = "DisAssoc";
602                 else
603                         title = "Frame";
604
605                 rate = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
606                 if (rate == -1)
607                         rate = 0;
608                 else
609                         rate = iwl3945_rates[rate].ieee / 2;
610
611                 /* print frame summary.
612                  * MAC addresses show just the last byte (for brevity),
613                  *    but you can hack it to show more, if you'd like to. */
614                 if (dataframe)
615                         IWL_DEBUG_RX(priv, "%s: mhd=0x%04x, dst=0x%02x, "
616                                      "len=%u, rssi=%d, chnl=%d, rate=%d,\n",
617                                      title, le16_to_cpu(fc), header->addr1[5],
618                                      length, rssi, channel, rate);
619                 else {
620                         /* src/dst addresses assume managed mode */
621                         IWL_DEBUG_RX(priv, "%s: 0x%04x, dst=0x%02x, "
622                                      "src=0x%02x, rssi=%u, tim=%lu usec, "
623                                      "phy=0x%02x, chnl=%d\n",
624                                      title, le16_to_cpu(fc), header->addr1[5],
625                                      header->addr3[5], rssi,
626                                      tsf_low - priv->scan_start_tsf,
627                                      phy_flags, channel);
628                 }
629         }
630         if (print_dump)
631                 iwl_print_hex_dump(priv, IWL_DL_RX, data, length);
632 }
633
634 static void iwl3945_dbg_report_frame(struct iwl_priv *priv,
635                       struct iwl_rx_packet *pkt,
636                       struct ieee80211_hdr *header, int group100)
637 {
638         if (iwl_get_debug_level(priv) & IWL_DL_RX)
639                 _iwl3945_dbg_report_frame(priv, pkt, header, group100);
640 }
641
642 #else
643 static inline void iwl3945_dbg_report_frame(struct iwl_priv *priv,
644                       struct iwl_rx_packet *pkt,
645                       struct ieee80211_hdr *header, int group100)
646 {
647 }
648 #endif
649
650 /* This is necessary only for a number of statistics, see the caller. */
651 static int iwl3945_is_network_packet(struct iwl_priv *priv,
652                 struct ieee80211_hdr *header)
653 {
654         /* Filter incoming packets to determine if they are targeted toward
655          * this network, discarding packets coming from ourselves */
656         switch (priv->iw_mode) {
657         case NL80211_IFTYPE_ADHOC: /* Header: Dest. | Source    | BSSID */
658                 /* packets to our IBSS update information */
659                 return !compare_ether_addr(header->addr3, priv->bssid);
660         case NL80211_IFTYPE_STATION: /* Header: Dest. | AP{BSSID} | Source */
661                 /* packets to our IBSS update information */
662                 return !compare_ether_addr(header->addr2, priv->bssid);
663         default:
664                 return 1;
665         }
666 }
667
668 static void iwl3945_pass_packet_to_mac80211(struct iwl_priv *priv,
669                                    struct iwl_rx_mem_buffer *rxb,
670                                    struct ieee80211_rx_status *stats)
671 {
672         struct iwl_rx_packet *pkt = rxb_addr(rxb);
673         struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
674         struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
675         struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
676         u16 len = le16_to_cpu(rx_hdr->len);
677         struct sk_buff *skb;
678         __le16 fc = hdr->frame_control;
679
680         /* We received data from the HW, so stop the watchdog */
681         if (unlikely(len + IWL39_RX_FRAME_SIZE >
682                      PAGE_SIZE << priv->hw_params.rx_page_order)) {
683                 IWL_DEBUG_DROP(priv, "Corruption detected!\n");
684                 return;
685         }
686
687         /* We only process data packets if the interface is open */
688         if (unlikely(!priv->is_open)) {
689                 IWL_DEBUG_DROP_LIMIT(priv,
690                         "Dropping packet while interface is not open.\n");
691                 return;
692         }
693
694         skb = dev_alloc_skb(128);
695         if (!skb) {
696                 IWL_ERR(priv, "dev_alloc_skb failed\n");
697                 return;
698         }
699
700         if (!iwl3945_mod_params.sw_crypto)
701                 iwl_set_decrypted_flag(priv,
702                                        (struct ieee80211_hdr *)rxb_addr(rxb),
703                                        le32_to_cpu(rx_end->status), stats);
704
705         skb_add_rx_frag(skb, 0, rxb->page,
706                         (void *)rx_hdr->payload - (void *)pkt, len);
707
708         iwl_update_stats(priv, false, fc, len);
709         memcpy(IEEE80211_SKB_RXCB(skb), stats, sizeof(*stats));
710
711         ieee80211_rx(priv->hw, skb);
712         priv->alloc_rxb_page--;
713         rxb->page = NULL;
714 }
715
716 #define IWL_DELAY_NEXT_SCAN_AFTER_ASSOC (HZ*6)
717
718 static void iwl3945_rx_reply_rx(struct iwl_priv *priv,
719                                 struct iwl_rx_mem_buffer *rxb)
720 {
721         struct ieee80211_hdr *header;
722         struct ieee80211_rx_status rx_status;
723         struct iwl_rx_packet *pkt = rxb_addr(rxb);
724         struct iwl3945_rx_frame_stats *rx_stats = IWL_RX_STATS(pkt);
725         struct iwl3945_rx_frame_hdr *rx_hdr = IWL_RX_HDR(pkt);
726         struct iwl3945_rx_frame_end *rx_end = IWL_RX_END(pkt);
727         u16 rx_stats_sig_avg __maybe_unused = le16_to_cpu(rx_stats->sig_avg);
728         u16 rx_stats_noise_diff __maybe_unused = le16_to_cpu(rx_stats->noise_diff);
729         u8 network_packet;
730
731         rx_status.flag = 0;
732         rx_status.mactime = le64_to_cpu(rx_end->timestamp);
733         rx_status.freq =
734                 ieee80211_channel_to_frequency(le16_to_cpu(rx_hdr->channel));
735         rx_status.band = (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_BAND_24_MSK) ?
736                                 IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
737
738         rx_status.rate_idx = iwl3945_hwrate_to_plcp_idx(rx_hdr->rate);
739         if (rx_status.band == IEEE80211_BAND_5GHZ)
740                 rx_status.rate_idx -= IWL_FIRST_OFDM_RATE;
741
742         rx_status.antenna = (le16_to_cpu(rx_hdr->phy_flags) &
743                                         RX_RES_PHY_FLAGS_ANTENNA_MSK) >> 4;
744
745         /* set the preamble flag if appropriate */
746         if (rx_hdr->phy_flags & RX_RES_PHY_FLAGS_SHORT_PREAMBLE_MSK)
747                 rx_status.flag |= RX_FLAG_SHORTPRE;
748
749         if ((unlikely(rx_stats->phy_count > 20))) {
750                 IWL_DEBUG_DROP(priv, "dsp size out of range [0,20]: %d/n",
751                                 rx_stats->phy_count);
752                 return;
753         }
754
755         if (!(rx_end->status & RX_RES_STATUS_NO_CRC32_ERROR)
756             || !(rx_end->status & RX_RES_STATUS_NO_RXE_OVERFLOW)) {
757                 IWL_DEBUG_RX(priv, "Bad CRC or FIFO: 0x%08X.\n", rx_end->status);
758                 return;
759         }
760
761
762
763         /* Convert 3945's rssi indicator to dBm */
764         rx_status.signal = rx_stats->rssi - IWL39_RSSI_OFFSET;
765
766         IWL_DEBUG_STATS(priv, "Rssi %d sig_avg %d noise_diff %d\n",
767                         rx_status.signal, rx_stats_sig_avg,
768                         rx_stats_noise_diff);
769
770         header = (struct ieee80211_hdr *)IWL_RX_DATA(pkt);
771
772         network_packet = iwl3945_is_network_packet(priv, header);
773
774         IWL_DEBUG_STATS_LIMIT(priv, "[%c] %d RSSI:%d Signal:%u, Rate:%u\n",
775                               network_packet ? '*' : ' ',
776                               le16_to_cpu(rx_hdr->channel),
777                               rx_status.signal, rx_status.signal,
778                               rx_status.rate_idx);
779
780         /* Set "1" to report good data frames in groups of 100 */
781         iwl3945_dbg_report_frame(priv, pkt, header, 1);
782         iwl_dbg_log_rx_data_frame(priv, le16_to_cpu(rx_hdr->len), header);
783
784         if (network_packet) {
785                 priv->_3945.last_beacon_time =
786                         le32_to_cpu(rx_end->beacon_timestamp);
787                 priv->_3945.last_tsf = le64_to_cpu(rx_end->timestamp);
788                 priv->_3945.last_rx_rssi = rx_status.signal;
789         }
790
791         iwl3945_pass_packet_to_mac80211(priv, rxb, &rx_status);
792 }
793
794 int iwl3945_hw_txq_attach_buf_to_tfd(struct iwl_priv *priv,
795                                      struct iwl_tx_queue *txq,
796                                      dma_addr_t addr, u16 len, u8 reset, u8 pad)
797 {
798         int count;
799         struct iwl_queue *q;
800         struct iwl3945_tfd *tfd, *tfd_tmp;
801
802         q = &txq->q;
803         tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
804         tfd = &tfd_tmp[q->write_ptr];
805
806         if (reset)
807                 memset(tfd, 0, sizeof(*tfd));
808
809         count = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
810
811         if ((count >= NUM_TFD_CHUNKS) || (count < 0)) {
812                 IWL_ERR(priv, "Error can not send more than %d chunks\n",
813                           NUM_TFD_CHUNKS);
814                 return -EINVAL;
815         }
816
817         tfd->tbs[count].addr = cpu_to_le32(addr);
818         tfd->tbs[count].len = cpu_to_le32(len);
819
820         count++;
821
822         tfd->control_flags = cpu_to_le32(TFD_CTL_COUNT_SET(count) |
823                                          TFD_CTL_PAD_SET(pad));
824
825         return 0;
826 }
827
828 /**
829  * iwl3945_hw_txq_free_tfd - Free one TFD, those at index [txq->q.read_ptr]
830  *
831  * Does NOT advance any indexes
832  */
833 void iwl3945_hw_txq_free_tfd(struct iwl_priv *priv, struct iwl_tx_queue *txq)
834 {
835         struct iwl3945_tfd *tfd_tmp = (struct iwl3945_tfd *)txq->tfds;
836         int index = txq->q.read_ptr;
837         struct iwl3945_tfd *tfd = &tfd_tmp[index];
838         struct pci_dev *dev = priv->pci_dev;
839         int i;
840         int counter;
841
842         /* sanity check */
843         counter = TFD_CTL_COUNT_GET(le32_to_cpu(tfd->control_flags));
844         if (counter > NUM_TFD_CHUNKS) {
845                 IWL_ERR(priv, "Too many chunks: %i\n", counter);
846                 /* @todo issue fatal error, it is quite serious situation */
847                 return;
848         }
849
850         /* Unmap tx_cmd */
851         if (counter)
852                 pci_unmap_single(dev,
853                                 pci_unmap_addr(&txq->meta[index], mapping),
854                                 pci_unmap_len(&txq->meta[index], len),
855                                 PCI_DMA_TODEVICE);
856
857         /* unmap chunks if any */
858
859         for (i = 1; i < counter; i++) {
860                 pci_unmap_single(dev, le32_to_cpu(tfd->tbs[i].addr),
861                          le32_to_cpu(tfd->tbs[i].len), PCI_DMA_TODEVICE);
862                 if (txq->txb[txq->q.read_ptr].skb[0]) {
863                         struct sk_buff *skb = txq->txb[txq->q.read_ptr].skb[0];
864                         if (txq->txb[txq->q.read_ptr].skb[0]) {
865                                 /* Can be called from interrupt context */
866                                 dev_kfree_skb_any(skb);
867                                 txq->txb[txq->q.read_ptr].skb[0] = NULL;
868                         }
869                 }
870         }
871         return ;
872 }
873
874 /**
875  * iwl3945_hw_build_tx_cmd_rate - Add rate portion to TX_CMD:
876  *
877 */
878 void iwl3945_hw_build_tx_cmd_rate(struct iwl_priv *priv,
879                                   struct iwl_device_cmd *cmd,
880                                   struct ieee80211_tx_info *info,
881                                   struct ieee80211_hdr *hdr,
882                                   int sta_id, int tx_id)
883 {
884         u16 hw_value = ieee80211_get_tx_rate(priv->hw, info)->hw_value;
885         u16 rate_index = min(hw_value & 0xffff, IWL_RATE_COUNT_3945);
886         u16 rate_mask;
887         int rate;
888         u8 rts_retry_limit;
889         u8 data_retry_limit;
890         __le32 tx_flags;
891         __le16 fc = hdr->frame_control;
892         struct iwl3945_tx_cmd *tx_cmd = (struct iwl3945_tx_cmd *)cmd->cmd.payload;
893
894         rate = iwl3945_rates[rate_index].plcp;
895         tx_flags = tx_cmd->tx_flags;
896
897         /* We need to figure out how to get the sta->supp_rates while
898          * in this running context */
899         rate_mask = IWL_RATES_MASK;
900
901
902         /* Set retry limit on DATA packets and Probe Responses*/
903         if (ieee80211_is_probe_resp(fc))
904                 data_retry_limit = 3;
905         else
906                 data_retry_limit = IWL_DEFAULT_TX_RETRY;
907         tx_cmd->data_retry_limit = data_retry_limit;
908
909         if (tx_id >= IWL_CMD_QUEUE_NUM)
910                 rts_retry_limit = 3;
911         else
912                 rts_retry_limit = 7;
913
914         if (data_retry_limit < rts_retry_limit)
915                 rts_retry_limit = data_retry_limit;
916         tx_cmd->rts_retry_limit = rts_retry_limit;
917
918         if (ieee80211_is_mgmt(fc)) {
919                 switch (fc & cpu_to_le16(IEEE80211_FCTL_STYPE)) {
920                 case cpu_to_le16(IEEE80211_STYPE_AUTH):
921                 case cpu_to_le16(IEEE80211_STYPE_DEAUTH):
922                 case cpu_to_le16(IEEE80211_STYPE_ASSOC_REQ):
923                 case cpu_to_le16(IEEE80211_STYPE_REASSOC_REQ):
924                         if (tx_flags & TX_CMD_FLG_RTS_MSK) {
925                                 tx_flags &= ~TX_CMD_FLG_RTS_MSK;
926                                 tx_flags |= TX_CMD_FLG_CTS_MSK;
927                         }
928                         break;
929                 default:
930                         break;
931                 }
932         }
933
934         tx_cmd->rate = rate;
935         tx_cmd->tx_flags = tx_flags;
936
937         /* OFDM */
938         tx_cmd->supp_rates[0] =
939            ((rate_mask & IWL_OFDM_RATES_MASK) >> IWL_FIRST_OFDM_RATE) & 0xFF;
940
941         /* CCK */
942         tx_cmd->supp_rates[1] = (rate_mask & 0xF);
943
944         IWL_DEBUG_RATE(priv, "Tx sta id: %d, rate: %d (plcp), flags: 0x%4X "
945                        "cck/ofdm mask: 0x%x/0x%x\n", sta_id,
946                        tx_cmd->rate, le32_to_cpu(tx_cmd->tx_flags),
947                        tx_cmd->supp_rates[1], tx_cmd->supp_rates[0]);
948 }
949
950 static u8 iwl3945_sync_sta(struct iwl_priv *priv, int sta_id,
951                            u16 tx_rate, u8 flags)
952 {
953         unsigned long flags_spin;
954         struct iwl_station_entry *station;
955
956         if (sta_id == IWL_INVALID_STATION)
957                 return IWL_INVALID_STATION;
958
959         spin_lock_irqsave(&priv->sta_lock, flags_spin);
960         station = &priv->stations[sta_id];
961
962         station->sta.sta.modify_mask = STA_MODIFY_TX_RATE_MSK;
963         station->sta.rate_n_flags = cpu_to_le16(tx_rate);
964         station->sta.mode = STA_CONTROL_MODIFY_MSK;
965
966         spin_unlock_irqrestore(&priv->sta_lock, flags_spin);
967
968         iwl_send_add_sta(priv, &station->sta, flags);
969         IWL_DEBUG_RATE(priv, "SCALE sync station %d to rate %d\n",
970                         sta_id, tx_rate);
971         return sta_id;
972 }
973
974 static int iwl3945_set_pwr_src(struct iwl_priv *priv, enum iwl_pwr_src src)
975 {
976         if (src == IWL_PWR_SRC_VAUX) {
977                 if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) {
978                         iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
979                                         APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
980                                         ~APMG_PS_CTRL_MSK_PWR_SRC);
981
982                         iwl_poll_bit(priv, CSR_GPIO_IN,
983                                      CSR_GPIO_IN_VAL_VAUX_PWR_SRC,
984                                      CSR_GPIO_IN_BIT_AUX_POWER, 5000);
985                 }
986         } else {
987                 iwl_set_bits_mask_prph(priv, APMG_PS_CTRL_REG,
988                                 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
989                                 ~APMG_PS_CTRL_MSK_PWR_SRC);
990
991                 iwl_poll_bit(priv, CSR_GPIO_IN, CSR_GPIO_IN_VAL_VMAIN_PWR_SRC,
992                              CSR_GPIO_IN_BIT_AUX_POWER, 5000);  /* uS */
993         }
994
995         return 0;
996 }
997
998 static int iwl3945_rx_init(struct iwl_priv *priv, struct iwl_rx_queue *rxq)
999 {
1000         iwl_write_direct32(priv, FH39_RCSR_RBD_BASE(0), rxq->dma_addr);
1001         iwl_write_direct32(priv, FH39_RCSR_RPTR_ADDR(0), rxq->rb_stts_dma);
1002         iwl_write_direct32(priv, FH39_RCSR_WPTR(0), 0);
1003         iwl_write_direct32(priv, FH39_RCSR_CONFIG(0),
1004                 FH39_RCSR_RX_CONFIG_REG_VAL_DMA_CHNL_EN_ENABLE |
1005                 FH39_RCSR_RX_CONFIG_REG_VAL_RDRBD_EN_ENABLE |
1006                 FH39_RCSR_RX_CONFIG_REG_BIT_WR_STTS_EN |
1007                 FH39_RCSR_RX_CONFIG_REG_VAL_MAX_FRAG_SIZE_128 |
1008                 (RX_QUEUE_SIZE_LOG << FH39_RCSR_RX_CONFIG_REG_POS_RBDC_SIZE) |
1009                 FH39_RCSR_RX_CONFIG_REG_VAL_IRQ_DEST_INT_HOST |
1010                 (1 << FH39_RCSR_RX_CONFIG_REG_POS_IRQ_RBTH) |
1011                 FH39_RCSR_RX_CONFIG_REG_VAL_MSG_MODE_FH);
1012
1013         /* fake read to flush all prev I/O */
1014         iwl_read_direct32(priv, FH39_RSSR_CTRL);
1015
1016         return 0;
1017 }
1018
1019 static int iwl3945_tx_reset(struct iwl_priv *priv)
1020 {
1021
1022         /* bypass mode */
1023         iwl_write_prph(priv, ALM_SCD_MODE_REG, 0x2);
1024
1025         /* RA 0 is active */
1026         iwl_write_prph(priv, ALM_SCD_ARASTAT_REG, 0x01);
1027
1028         /* all 6 fifo are active */
1029         iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0x3f);
1030
1031         iwl_write_prph(priv, ALM_SCD_SBYP_MODE_1_REG, 0x010000);
1032         iwl_write_prph(priv, ALM_SCD_SBYP_MODE_2_REG, 0x030002);
1033         iwl_write_prph(priv, ALM_SCD_TXF4MF_REG, 0x000004);
1034         iwl_write_prph(priv, ALM_SCD_TXF5MF_REG, 0x000005);
1035
1036         iwl_write_direct32(priv, FH39_TSSR_CBB_BASE,
1037                              priv->_3945.shared_phys);
1038
1039         iwl_write_direct32(priv, FH39_TSSR_MSG_CONFIG,
1040                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TXPD_ON |
1041                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_TXPD_ON |
1042                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_MAX_FRAG_SIZE_128B |
1043                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_SNOOP_RD_TFD_ON |
1044                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RD_CBB_ON |
1045                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_ORDER_RSP_WAIT_TH |
1046                 FH39_TSSR_TX_MSG_CONFIG_REG_VAL_RSP_WAIT_TH);
1047
1048
1049         return 0;
1050 }
1051
1052 /**
1053  * iwl3945_txq_ctx_reset - Reset TX queue context
1054  *
1055  * Destroys all DMA structures and initialize them again
1056  */
1057 static int iwl3945_txq_ctx_reset(struct iwl_priv *priv)
1058 {
1059         int rc;
1060         int txq_id, slots_num;
1061
1062         iwl3945_hw_txq_ctx_free(priv);
1063
1064         /* allocate tx queue structure */
1065         rc = iwl_alloc_txq_mem(priv);
1066         if (rc)
1067                 return rc;
1068
1069         /* Tx CMD queue */
1070         rc = iwl3945_tx_reset(priv);
1071         if (rc)
1072                 goto error;
1073
1074         /* Tx queue(s) */
1075         for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
1076                 slots_num = (txq_id == IWL_CMD_QUEUE_NUM) ?
1077                                 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
1078                 rc = iwl_tx_queue_init(priv, &priv->txq[txq_id], slots_num,
1079                                        txq_id);
1080                 if (rc) {
1081                         IWL_ERR(priv, "Tx %d queue init failed\n", txq_id);
1082                         goto error;
1083                 }
1084         }
1085
1086         return rc;
1087
1088  error:
1089         iwl3945_hw_txq_ctx_free(priv);
1090         return rc;
1091 }
1092
1093
1094 /*
1095  * Start up 3945's basic functionality after it has been reset
1096  * (e.g. after platform boot, or shutdown via iwl_apm_stop())
1097  * NOTE:  This does not load uCode nor start the embedded processor
1098  */
1099 static int iwl3945_apm_init(struct iwl_priv *priv)
1100 {
1101         int ret = iwl_apm_init(priv);
1102
1103         /* Clear APMG (NIC's internal power management) interrupts */
1104         iwl_write_prph(priv, APMG_RTC_INT_MSK_REG, 0x0);
1105         iwl_write_prph(priv, APMG_RTC_INT_STT_REG, 0xFFFFFFFF);
1106
1107         /* Reset radio chip */
1108         iwl_set_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
1109         udelay(5);
1110         iwl_clear_bits_prph(priv, APMG_PS_CTRL_REG, APMG_PS_CTRL_VAL_RESET_REQ);
1111
1112         return ret;
1113 }
1114
1115 static void iwl3945_nic_config(struct iwl_priv *priv)
1116 {
1117         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1118         unsigned long flags;
1119         u8 rev_id = 0;
1120
1121         spin_lock_irqsave(&priv->lock, flags);
1122
1123         /* Determine HW type */
1124         pci_read_config_byte(priv->pci_dev, PCI_REVISION_ID, &rev_id);
1125
1126         IWL_DEBUG_INFO(priv, "HW Revision ID = 0x%X\n", rev_id);
1127
1128         if (rev_id & PCI_CFG_REV_ID_BIT_RTP)
1129                 IWL_DEBUG_INFO(priv, "RTP type\n");
1130         else if (rev_id & PCI_CFG_REV_ID_BIT_BASIC_SKU) {
1131                 IWL_DEBUG_INFO(priv, "3945 RADIO-MB type\n");
1132                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1133                             CSR39_HW_IF_CONFIG_REG_BIT_3945_MB);
1134         } else {
1135                 IWL_DEBUG_INFO(priv, "3945 RADIO-MM type\n");
1136                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1137                             CSR39_HW_IF_CONFIG_REG_BIT_3945_MM);
1138         }
1139
1140         if (EEPROM_SKU_CAP_OP_MODE_MRC == eeprom->sku_cap) {
1141                 IWL_DEBUG_INFO(priv, "SKU OP mode is mrc\n");
1142                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1143                             CSR39_HW_IF_CONFIG_REG_BIT_SKU_MRC);
1144         } else
1145                 IWL_DEBUG_INFO(priv, "SKU OP mode is basic\n");
1146
1147         if ((eeprom->board_revision & 0xF0) == 0xD0) {
1148                 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
1149                                eeprom->board_revision);
1150                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1151                             CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
1152         } else {
1153                 IWL_DEBUG_INFO(priv, "3945ABG revision is 0x%X\n",
1154                                eeprom->board_revision);
1155                 iwl_clear_bit(priv, CSR_HW_IF_CONFIG_REG,
1156                               CSR39_HW_IF_CONFIG_REG_BIT_BOARD_TYPE);
1157         }
1158
1159         if (eeprom->almgor_m_version <= 1) {
1160                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1161                             CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_A);
1162                 IWL_DEBUG_INFO(priv, "Card M type A version is 0x%X\n",
1163                                eeprom->almgor_m_version);
1164         } else {
1165                 IWL_DEBUG_INFO(priv, "Card M type B version is 0x%X\n",
1166                                eeprom->almgor_m_version);
1167                 iwl_set_bit(priv, CSR_HW_IF_CONFIG_REG,
1168                             CSR39_HW_IF_CONFIG_REG_BITS_SILICON_TYPE_B);
1169         }
1170         spin_unlock_irqrestore(&priv->lock, flags);
1171
1172         if (eeprom->sku_cap & EEPROM_SKU_CAP_SW_RF_KILL_ENABLE)
1173                 IWL_DEBUG_RF_KILL(priv, "SW RF KILL supported in EEPROM.\n");
1174
1175         if (eeprom->sku_cap & EEPROM_SKU_CAP_HW_RF_KILL_ENABLE)
1176                 IWL_DEBUG_RF_KILL(priv, "HW RF KILL supported in EEPROM.\n");
1177 }
1178
1179 int iwl3945_hw_nic_init(struct iwl_priv *priv)
1180 {
1181         int rc;
1182         unsigned long flags;
1183         struct iwl_rx_queue *rxq = &priv->rxq;
1184
1185         spin_lock_irqsave(&priv->lock, flags);
1186         priv->cfg->ops->lib->apm_ops.init(priv);
1187         spin_unlock_irqrestore(&priv->lock, flags);
1188
1189         rc = priv->cfg->ops->lib->apm_ops.set_pwr_src(priv, IWL_PWR_SRC_VMAIN);
1190         if (rc)
1191                 return rc;
1192
1193         priv->cfg->ops->lib->apm_ops.config(priv);
1194
1195         /* Allocate the RX queue, or reset if it is already allocated */
1196         if (!rxq->bd) {
1197                 rc = iwl_rx_queue_alloc(priv);
1198                 if (rc) {
1199                         IWL_ERR(priv, "Unable to initialize Rx queue\n");
1200                         return -ENOMEM;
1201                 }
1202         } else
1203                 iwl3945_rx_queue_reset(priv, rxq);
1204
1205         iwl3945_rx_replenish(priv);
1206
1207         iwl3945_rx_init(priv, rxq);
1208
1209
1210         /* Look at using this instead:
1211         rxq->need_update = 1;
1212         iwl_rx_queue_update_write_ptr(priv, rxq);
1213         */
1214
1215         iwl_write_direct32(priv, FH39_RCSR_WPTR(0), rxq->write & ~7);
1216
1217         rc = iwl3945_txq_ctx_reset(priv);
1218         if (rc)
1219                 return rc;
1220
1221         set_bit(STATUS_INIT, &priv->status);
1222
1223         return 0;
1224 }
1225
1226 /**
1227  * iwl3945_hw_txq_ctx_free - Free TXQ Context
1228  *
1229  * Destroy all TX DMA queues and structures
1230  */
1231 void iwl3945_hw_txq_ctx_free(struct iwl_priv *priv)
1232 {
1233         int txq_id;
1234
1235         /* Tx queues */
1236         if (priv->txq)
1237                 for (txq_id = 0; txq_id < priv->hw_params.max_txq_num;
1238                      txq_id++)
1239                         if (txq_id == IWL_CMD_QUEUE_NUM)
1240                                 iwl_cmd_queue_free(priv);
1241                         else
1242                                 iwl_tx_queue_free(priv, txq_id);
1243
1244         /* free tx queue structure */
1245         iwl_free_txq_mem(priv);
1246 }
1247
1248 void iwl3945_hw_txq_ctx_stop(struct iwl_priv *priv)
1249 {
1250         int txq_id;
1251
1252         /* stop SCD */
1253         iwl_write_prph(priv, ALM_SCD_MODE_REG, 0);
1254         iwl_write_prph(priv, ALM_SCD_TXFACT_REG, 0);
1255
1256         /* reset TFD queues */
1257         for (txq_id = 0; txq_id < priv->hw_params.max_txq_num; txq_id++) {
1258                 iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id), 0x0);
1259                 iwl_poll_direct_bit(priv, FH39_TSSR_TX_STATUS,
1260                                 FH39_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(txq_id),
1261                                 1000);
1262         }
1263
1264         iwl3945_hw_txq_ctx_free(priv);
1265 }
1266
1267 /**
1268  * iwl3945_hw_reg_adjust_power_by_temp
1269  * return index delta into power gain settings table
1270 */
1271 static int iwl3945_hw_reg_adjust_power_by_temp(int new_reading, int old_reading)
1272 {
1273         return (new_reading - old_reading) * (-11) / 100;
1274 }
1275
1276 /**
1277  * iwl3945_hw_reg_temp_out_of_range - Keep temperature in sane range
1278  */
1279 static inline int iwl3945_hw_reg_temp_out_of_range(int temperature)
1280 {
1281         return ((temperature < -260) || (temperature > 25)) ? 1 : 0;
1282 }
1283
1284 int iwl3945_hw_get_temperature(struct iwl_priv *priv)
1285 {
1286         return iwl_read32(priv, CSR_UCODE_DRV_GP2);
1287 }
1288
1289 /**
1290  * iwl3945_hw_reg_txpower_get_temperature
1291  * get the current temperature by reading from NIC
1292 */
1293 static int iwl3945_hw_reg_txpower_get_temperature(struct iwl_priv *priv)
1294 {
1295         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1296         int temperature;
1297
1298         temperature = iwl3945_hw_get_temperature(priv);
1299
1300         /* driver's okay range is -260 to +25.
1301          *   human readable okay range is 0 to +285 */
1302         IWL_DEBUG_INFO(priv, "Temperature: %d\n", temperature + IWL_TEMP_CONVERT);
1303
1304         /* handle insane temp reading */
1305         if (iwl3945_hw_reg_temp_out_of_range(temperature)) {
1306                 IWL_ERR(priv, "Error bad temperature value  %d\n", temperature);
1307
1308                 /* if really really hot(?),
1309                  *   substitute the 3rd band/group's temp measured at factory */
1310                 if (priv->last_temperature > 100)
1311                         temperature = eeprom->groups[2].temperature;
1312                 else /* else use most recent "sane" value from driver */
1313                         temperature = priv->last_temperature;
1314         }
1315
1316         return temperature;     /* raw, not "human readable" */
1317 }
1318
1319 /* Adjust Txpower only if temperature variance is greater than threshold.
1320  *
1321  * Both are lower than older versions' 9 degrees */
1322 #define IWL_TEMPERATURE_LIMIT_TIMER   6
1323
1324 /**
1325  * is_temp_calib_needed - determines if new calibration is needed
1326  *
1327  * records new temperature in tx_mgr->temperature.
1328  * replaces tx_mgr->last_temperature *only* if calib needed
1329  *    (assumes caller will actually do the calibration!). */
1330 static int is_temp_calib_needed(struct iwl_priv *priv)
1331 {
1332         int temp_diff;
1333
1334         priv->temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
1335         temp_diff = priv->temperature - priv->last_temperature;
1336
1337         /* get absolute value */
1338         if (temp_diff < 0) {
1339                 IWL_DEBUG_POWER(priv, "Getting cooler, delta %d,\n", temp_diff);
1340                 temp_diff = -temp_diff;
1341         } else if (temp_diff == 0)
1342                 IWL_DEBUG_POWER(priv, "Same temp,\n");
1343         else
1344                 IWL_DEBUG_POWER(priv, "Getting warmer, delta %d,\n", temp_diff);
1345
1346         /* if we don't need calibration, *don't* update last_temperature */
1347         if (temp_diff < IWL_TEMPERATURE_LIMIT_TIMER) {
1348                 IWL_DEBUG_POWER(priv, "Timed thermal calib not needed\n");
1349                 return 0;
1350         }
1351
1352         IWL_DEBUG_POWER(priv, "Timed thermal calib needed\n");
1353
1354         /* assume that caller will actually do calib ...
1355          *   update the "last temperature" value */
1356         priv->last_temperature = priv->temperature;
1357         return 1;
1358 }
1359
1360 #define IWL_MAX_GAIN_ENTRIES 78
1361 #define IWL_CCK_FROM_OFDM_POWER_DIFF  -5
1362 #define IWL_CCK_FROM_OFDM_INDEX_DIFF (10)
1363
1364 /* radio and DSP power table, each step is 1/2 dB.
1365  * 1st number is for RF analog gain, 2nd number is for DSP pre-DAC gain. */
1366 static struct iwl3945_tx_power power_gain_table[2][IWL_MAX_GAIN_ENTRIES] = {
1367         {
1368          {251, 127},            /* 2.4 GHz, highest power */
1369          {251, 127},
1370          {251, 127},
1371          {251, 127},
1372          {251, 125},
1373          {251, 110},
1374          {251, 105},
1375          {251, 98},
1376          {187, 125},
1377          {187, 115},
1378          {187, 108},
1379          {187, 99},
1380          {243, 119},
1381          {243, 111},
1382          {243, 105},
1383          {243, 97},
1384          {243, 92},
1385          {211, 106},
1386          {211, 100},
1387          {179, 120},
1388          {179, 113},
1389          {179, 107},
1390          {147, 125},
1391          {147, 119},
1392          {147, 112},
1393          {147, 106},
1394          {147, 101},
1395          {147, 97},
1396          {147, 91},
1397          {115, 107},
1398          {235, 121},
1399          {235, 115},
1400          {235, 109},
1401          {203, 127},
1402          {203, 121},
1403          {203, 115},
1404          {203, 108},
1405          {203, 102},
1406          {203, 96},
1407          {203, 92},
1408          {171, 110},
1409          {171, 104},
1410          {171, 98},
1411          {139, 116},
1412          {227, 125},
1413          {227, 119},
1414          {227, 113},
1415          {227, 107},
1416          {227, 101},
1417          {227, 96},
1418          {195, 113},
1419          {195, 106},
1420          {195, 102},
1421          {195, 95},
1422          {163, 113},
1423          {163, 106},
1424          {163, 102},
1425          {163, 95},
1426          {131, 113},
1427          {131, 106},
1428          {131, 102},
1429          {131, 95},
1430          {99, 113},
1431          {99, 106},
1432          {99, 102},
1433          {99, 95},
1434          {67, 113},
1435          {67, 106},
1436          {67, 102},
1437          {67, 95},
1438          {35, 113},
1439          {35, 106},
1440          {35, 102},
1441          {35, 95},
1442          {3, 113},
1443          {3, 106},
1444          {3, 102},
1445          {3, 95} },             /* 2.4 GHz, lowest power */
1446         {
1447          {251, 127},            /* 5.x GHz, highest power */
1448          {251, 120},
1449          {251, 114},
1450          {219, 119},
1451          {219, 101},
1452          {187, 113},
1453          {187, 102},
1454          {155, 114},
1455          {155, 103},
1456          {123, 117},
1457          {123, 107},
1458          {123, 99},
1459          {123, 92},
1460          {91, 108},
1461          {59, 125},
1462          {59, 118},
1463          {59, 109},
1464          {59, 102},
1465          {59, 96},
1466          {59, 90},
1467          {27, 104},
1468          {27, 98},
1469          {27, 92},
1470          {115, 118},
1471          {115, 111},
1472          {115, 104},
1473          {83, 126},
1474          {83, 121},
1475          {83, 113},
1476          {83, 105},
1477          {83, 99},
1478          {51, 118},
1479          {51, 111},
1480          {51, 104},
1481          {51, 98},
1482          {19, 116},
1483          {19, 109},
1484          {19, 102},
1485          {19, 98},
1486          {19, 93},
1487          {171, 113},
1488          {171, 107},
1489          {171, 99},
1490          {139, 120},
1491          {139, 113},
1492          {139, 107},
1493          {139, 99},
1494          {107, 120},
1495          {107, 113},
1496          {107, 107},
1497          {107, 99},
1498          {75, 120},
1499          {75, 113},
1500          {75, 107},
1501          {75, 99},
1502          {43, 120},
1503          {43, 113},
1504          {43, 107},
1505          {43, 99},
1506          {11, 120},
1507          {11, 113},
1508          {11, 107},
1509          {11, 99},
1510          {131, 107},
1511          {131, 99},
1512          {99, 120},
1513          {99, 113},
1514          {99, 107},
1515          {99, 99},
1516          {67, 120},
1517          {67, 113},
1518          {67, 107},
1519          {67, 99},
1520          {35, 120},
1521          {35, 113},
1522          {35, 107},
1523          {35, 99},
1524          {3, 120} }             /* 5.x GHz, lowest power */
1525 };
1526
1527 static inline u8 iwl3945_hw_reg_fix_power_index(int index)
1528 {
1529         if (index < 0)
1530                 return 0;
1531         if (index >= IWL_MAX_GAIN_ENTRIES)
1532                 return IWL_MAX_GAIN_ENTRIES - 1;
1533         return (u8) index;
1534 }
1535
1536 /* Kick off thermal recalibration check every 60 seconds */
1537 #define REG_RECALIB_PERIOD (60)
1538
1539 /**
1540  * iwl3945_hw_reg_set_scan_power - Set Tx power for scan probe requests
1541  *
1542  * Set (in our channel info database) the direct scan Tx power for 1 Mbit (CCK)
1543  * or 6 Mbit (OFDM) rates.
1544  */
1545 static void iwl3945_hw_reg_set_scan_power(struct iwl_priv *priv, u32 scan_tbl_index,
1546                                s32 rate_index, const s8 *clip_pwrs,
1547                                struct iwl_channel_info *ch_info,
1548                                int band_index)
1549 {
1550         struct iwl3945_scan_power_info *scan_power_info;
1551         s8 power;
1552         u8 power_index;
1553
1554         scan_power_info = &ch_info->scan_pwr_info[scan_tbl_index];
1555
1556         /* use this channel group's 6Mbit clipping/saturation pwr,
1557          *   but cap at regulatory scan power restriction (set during init
1558          *   based on eeprom channel data) for this channel.  */
1559         power = min(ch_info->scan_power, clip_pwrs[IWL_RATE_6M_INDEX_TABLE]);
1560
1561         /* further limit to user's max power preference.
1562          * FIXME:  Other spectrum management power limitations do not
1563          *   seem to apply?? */
1564         power = min(power, priv->tx_power_user_lmt);
1565         scan_power_info->requested_power = power;
1566
1567         /* find difference between new scan *power* and current "normal"
1568          *   Tx *power* for 6Mb.  Use this difference (x2) to adjust the
1569          *   current "normal" temperature-compensated Tx power *index* for
1570          *   this rate (1Mb or 6Mb) to yield new temp-compensated scan power
1571          *   *index*. */
1572         power_index = ch_info->power_info[rate_index].power_table_index
1573             - (power - ch_info->power_info
1574                [IWL_RATE_6M_INDEX_TABLE].requested_power) * 2;
1575
1576         /* store reference index that we use when adjusting *all* scan
1577          *   powers.  So we can accommodate user (all channel) or spectrum
1578          *   management (single channel) power changes "between" temperature
1579          *   feedback compensation procedures.
1580          * don't force fit this reference index into gain table; it may be a
1581          *   negative number.  This will help avoid errors when we're at
1582          *   the lower bounds (highest gains, for warmest temperatures)
1583          *   of the table. */
1584
1585         /* don't exceed table bounds for "real" setting */
1586         power_index = iwl3945_hw_reg_fix_power_index(power_index);
1587
1588         scan_power_info->power_table_index = power_index;
1589         scan_power_info->tpc.tx_gain =
1590             power_gain_table[band_index][power_index].tx_gain;
1591         scan_power_info->tpc.dsp_atten =
1592             power_gain_table[band_index][power_index].dsp_atten;
1593 }
1594
1595 /**
1596  * iwl3945_send_tx_power - fill in Tx Power command with gain settings
1597  *
1598  * Configures power settings for all rates for the current channel,
1599  * using values from channel info struct, and send to NIC
1600  */
1601 static int iwl3945_send_tx_power(struct iwl_priv *priv)
1602 {
1603         int rate_idx, i;
1604         const struct iwl_channel_info *ch_info = NULL;
1605         struct iwl3945_txpowertable_cmd txpower = {
1606                 .channel = priv->active_rxon.channel,
1607         };
1608
1609         txpower.band = (priv->band == IEEE80211_BAND_5GHZ) ? 0 : 1;
1610         ch_info = iwl_get_channel_info(priv,
1611                                        priv->band,
1612                                        le16_to_cpu(priv->active_rxon.channel));
1613         if (!ch_info) {
1614                 IWL_ERR(priv,
1615                         "Failed to get channel info for channel %d [%d]\n",
1616                         le16_to_cpu(priv->active_rxon.channel), priv->band);
1617                 return -EINVAL;
1618         }
1619
1620         if (!is_channel_valid(ch_info)) {
1621                 IWL_DEBUG_POWER(priv, "Not calling TX_PWR_TABLE_CMD on "
1622                                 "non-Tx channel.\n");
1623                 return 0;
1624         }
1625
1626         /* fill cmd with power settings for all rates for current channel */
1627         /* Fill OFDM rate */
1628         for (rate_idx = IWL_FIRST_OFDM_RATE, i = 0;
1629              rate_idx <= IWL39_LAST_OFDM_RATE; rate_idx++, i++) {
1630
1631                 txpower.power[i].tpc = ch_info->power_info[i].tpc;
1632                 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
1633
1634                 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1635                                 le16_to_cpu(txpower.channel),
1636                                 txpower.band,
1637                                 txpower.power[i].tpc.tx_gain,
1638                                 txpower.power[i].tpc.dsp_atten,
1639                                 txpower.power[i].rate);
1640         }
1641         /* Fill CCK rates */
1642         for (rate_idx = IWL_FIRST_CCK_RATE;
1643              rate_idx <= IWL_LAST_CCK_RATE; rate_idx++, i++) {
1644                 txpower.power[i].tpc = ch_info->power_info[i].tpc;
1645                 txpower.power[i].rate = iwl3945_rates[rate_idx].plcp;
1646
1647                 IWL_DEBUG_POWER(priv, "ch %d:%d rf %d dsp %3d rate code 0x%02x\n",
1648                                 le16_to_cpu(txpower.channel),
1649                                 txpower.band,
1650                                 txpower.power[i].tpc.tx_gain,
1651                                 txpower.power[i].tpc.dsp_atten,
1652                                 txpower.power[i].rate);
1653         }
1654
1655         return iwl_send_cmd_pdu(priv, REPLY_TX_PWR_TABLE_CMD,
1656                                 sizeof(struct iwl3945_txpowertable_cmd),
1657                                 &txpower);
1658
1659 }
1660
1661 /**
1662  * iwl3945_hw_reg_set_new_power - Configures power tables at new levels
1663  * @ch_info: Channel to update.  Uses power_info.requested_power.
1664  *
1665  * Replace requested_power and base_power_index ch_info fields for
1666  * one channel.
1667  *
1668  * Called if user or spectrum management changes power preferences.
1669  * Takes into account h/w and modulation limitations (clip power).
1670  *
1671  * This does *not* send anything to NIC, just sets up ch_info for one channel.
1672  *
1673  * NOTE: reg_compensate_for_temperature_dif() *must* be run after this to
1674  *       properly fill out the scan powers, and actual h/w gain settings,
1675  *       and send changes to NIC
1676  */
1677 static int iwl3945_hw_reg_set_new_power(struct iwl_priv *priv,
1678                              struct iwl_channel_info *ch_info)
1679 {
1680         struct iwl3945_channel_power_info *power_info;
1681         int power_changed = 0;
1682         int i;
1683         const s8 *clip_pwrs;
1684         int power;
1685
1686         /* Get this chnlgrp's rate-to-max/clip-powers table */
1687         clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
1688
1689         /* Get this channel's rate-to-current-power settings table */
1690         power_info = ch_info->power_info;
1691
1692         /* update OFDM Txpower settings */
1693         for (i = IWL_RATE_6M_INDEX_TABLE; i <= IWL_RATE_54M_INDEX_TABLE;
1694              i++, ++power_info) {
1695                 int delta_idx;
1696
1697                 /* limit new power to be no more than h/w capability */
1698                 power = min(ch_info->curr_txpow, clip_pwrs[i]);
1699                 if (power == power_info->requested_power)
1700                         continue;
1701
1702                 /* find difference between old and new requested powers,
1703                  *    update base (non-temp-compensated) power index */
1704                 delta_idx = (power - power_info->requested_power) * 2;
1705                 power_info->base_power_index -= delta_idx;
1706
1707                 /* save new requested power value */
1708                 power_info->requested_power = power;
1709
1710                 power_changed = 1;
1711         }
1712
1713         /* update CCK Txpower settings, based on OFDM 12M setting ...
1714          *    ... all CCK power settings for a given channel are the *same*. */
1715         if (power_changed) {
1716                 power =
1717                     ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
1718                     requested_power + IWL_CCK_FROM_OFDM_POWER_DIFF;
1719
1720                 /* do all CCK rates' iwl3945_channel_power_info structures */
1721                 for (i = IWL_RATE_1M_INDEX_TABLE; i <= IWL_RATE_11M_INDEX_TABLE; i++) {
1722                         power_info->requested_power = power;
1723                         power_info->base_power_index =
1724                             ch_info->power_info[IWL_RATE_12M_INDEX_TABLE].
1725                             base_power_index + IWL_CCK_FROM_OFDM_INDEX_DIFF;
1726                         ++power_info;
1727                 }
1728         }
1729
1730         return 0;
1731 }
1732
1733 /**
1734  * iwl3945_hw_reg_get_ch_txpower_limit - returns new power limit for channel
1735  *
1736  * NOTE: Returned power limit may be less (but not more) than requested,
1737  *       based strictly on regulatory (eeprom and spectrum mgt) limitations
1738  *       (no consideration for h/w clipping limitations).
1739  */
1740 static int iwl3945_hw_reg_get_ch_txpower_limit(struct iwl_channel_info *ch_info)
1741 {
1742         s8 max_power;
1743
1744 #if 0
1745         /* if we're using TGd limits, use lower of TGd or EEPROM */
1746         if (ch_info->tgd_data.max_power != 0)
1747                 max_power = min(ch_info->tgd_data.max_power,
1748                                 ch_info->eeprom.max_power_avg);
1749
1750         /* else just use EEPROM limits */
1751         else
1752 #endif
1753                 max_power = ch_info->eeprom.max_power_avg;
1754
1755         return min(max_power, ch_info->max_power_avg);
1756 }
1757
1758 /**
1759  * iwl3945_hw_reg_comp_txpower_temp - Compensate for temperature
1760  *
1761  * Compensate txpower settings of *all* channels for temperature.
1762  * This only accounts for the difference between current temperature
1763  *   and the factory calibration temperatures, and bases the new settings
1764  *   on the channel's base_power_index.
1765  *
1766  * If RxOn is "associated", this sends the new Txpower to NIC!
1767  */
1768 static int iwl3945_hw_reg_comp_txpower_temp(struct iwl_priv *priv)
1769 {
1770         struct iwl_channel_info *ch_info = NULL;
1771         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
1772         int delta_index;
1773         const s8 *clip_pwrs; /* array of h/w max power levels for each rate */
1774         u8 a_band;
1775         u8 rate_index;
1776         u8 scan_tbl_index;
1777         u8 i;
1778         int ref_temp;
1779         int temperature = priv->temperature;
1780
1781         if (priv->disable_tx_power_cal ||
1782             test_bit(STATUS_SCANNING, &priv->status)) {
1783                 /* do not perform tx power calibration */
1784                 return 0;
1785         }
1786         /* set up new Tx power info for each and every channel, 2.4 and 5.x */
1787         for (i = 0; i < priv->channel_count; i++) {
1788                 ch_info = &priv->channel_info[i];
1789                 a_band = is_channel_a_band(ch_info);
1790
1791                 /* Get this chnlgrp's factory calibration temperature */
1792                 ref_temp = (s16)eeprom->groups[ch_info->group_index].
1793                     temperature;
1794
1795                 /* get power index adjustment based on current and factory
1796                  * temps */
1797                 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
1798                                                               ref_temp);
1799
1800                 /* set tx power value for all rates, OFDM and CCK */
1801                 for (rate_index = 0; rate_index < IWL_RATE_COUNT;
1802                      rate_index++) {
1803                         int power_idx =
1804                             ch_info->power_info[rate_index].base_power_index;
1805
1806                         /* temperature compensate */
1807                         power_idx += delta_index;
1808
1809                         /* stay within table range */
1810                         power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
1811                         ch_info->power_info[rate_index].
1812                             power_table_index = (u8) power_idx;
1813                         ch_info->power_info[rate_index].tpc =
1814                             power_gain_table[a_band][power_idx];
1815                 }
1816
1817                 /* Get this chnlgrp's rate-to-max/clip-powers table */
1818                 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
1819
1820                 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
1821                 for (scan_tbl_index = 0;
1822                      scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
1823                         s32 actual_index = (scan_tbl_index == 0) ?
1824                             IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
1825                         iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
1826                                            actual_index, clip_pwrs,
1827                                            ch_info, a_band);
1828                 }
1829         }
1830
1831         /* send Txpower command for current channel to ucode */
1832         return priv->cfg->ops->lib->send_tx_power(priv);
1833 }
1834
1835 int iwl3945_hw_reg_set_txpower(struct iwl_priv *priv, s8 power)
1836 {
1837         struct iwl_channel_info *ch_info;
1838         s8 max_power;
1839         u8 a_band;
1840         u8 i;
1841
1842         if (priv->tx_power_user_lmt == power) {
1843                 IWL_DEBUG_POWER(priv, "Requested Tx power same as current "
1844                                 "limit: %ddBm.\n", power);
1845                 return 0;
1846         }
1847
1848         IWL_DEBUG_POWER(priv, "Setting upper limit clamp to %ddBm.\n", power);
1849         priv->tx_power_user_lmt = power;
1850
1851         /* set up new Tx powers for each and every channel, 2.4 and 5.x */
1852
1853         for (i = 0; i < priv->channel_count; i++) {
1854                 ch_info = &priv->channel_info[i];
1855                 a_band = is_channel_a_band(ch_info);
1856
1857                 /* find minimum power of all user and regulatory constraints
1858                  *    (does not consider h/w clipping limitations) */
1859                 max_power = iwl3945_hw_reg_get_ch_txpower_limit(ch_info);
1860                 max_power = min(power, max_power);
1861                 if (max_power != ch_info->curr_txpow) {
1862                         ch_info->curr_txpow = max_power;
1863
1864                         /* this considers the h/w clipping limitations */
1865                         iwl3945_hw_reg_set_new_power(priv, ch_info);
1866                 }
1867         }
1868
1869         /* update txpower settings for all channels,
1870          *   send to NIC if associated. */
1871         is_temp_calib_needed(priv);
1872         iwl3945_hw_reg_comp_txpower_temp(priv);
1873
1874         return 0;
1875 }
1876
1877 static int iwl3945_send_rxon_assoc(struct iwl_priv *priv)
1878 {
1879         int rc = 0;
1880         struct iwl_rx_packet *pkt;
1881         struct iwl3945_rxon_assoc_cmd rxon_assoc;
1882         struct iwl_host_cmd cmd = {
1883                 .id = REPLY_RXON_ASSOC,
1884                 .len = sizeof(rxon_assoc),
1885                 .flags = CMD_WANT_SKB,
1886                 .data = &rxon_assoc,
1887         };
1888         const struct iwl_rxon_cmd *rxon1 = &priv->staging_rxon;
1889         const struct iwl_rxon_cmd *rxon2 = &priv->active_rxon;
1890
1891         if ((rxon1->flags == rxon2->flags) &&
1892             (rxon1->filter_flags == rxon2->filter_flags) &&
1893             (rxon1->cck_basic_rates == rxon2->cck_basic_rates) &&
1894             (rxon1->ofdm_basic_rates == rxon2->ofdm_basic_rates)) {
1895                 IWL_DEBUG_INFO(priv, "Using current RXON_ASSOC.  Not resending.\n");
1896                 return 0;
1897         }
1898
1899         rxon_assoc.flags = priv->staging_rxon.flags;
1900         rxon_assoc.filter_flags = priv->staging_rxon.filter_flags;
1901         rxon_assoc.ofdm_basic_rates = priv->staging_rxon.ofdm_basic_rates;
1902         rxon_assoc.cck_basic_rates = priv->staging_rxon.cck_basic_rates;
1903         rxon_assoc.reserved = 0;
1904
1905         rc = iwl_send_cmd_sync(priv, &cmd);
1906         if (rc)
1907                 return rc;
1908
1909         pkt = (struct iwl_rx_packet *)cmd.reply_page;
1910         if (pkt->hdr.flags & IWL_CMD_FAILED_MSK) {
1911                 IWL_ERR(priv, "Bad return from REPLY_RXON_ASSOC command\n");
1912                 rc = -EIO;
1913         }
1914
1915         iwl_free_pages(priv, cmd.reply_page);
1916
1917         return rc;
1918 }
1919
1920 /**
1921  * iwl3945_commit_rxon - commit staging_rxon to hardware
1922  *
1923  * The RXON command in staging_rxon is committed to the hardware and
1924  * the active_rxon structure is updated with the new data.  This
1925  * function correctly transitions out of the RXON_ASSOC_MSK state if
1926  * a HW tune is required based on the RXON structure changes.
1927  */
1928 static int iwl3945_commit_rxon(struct iwl_priv *priv)
1929 {
1930         /* cast away the const for active_rxon in this function */
1931         struct iwl3945_rxon_cmd *active_rxon = (void *)&priv->active_rxon;
1932         struct iwl3945_rxon_cmd *staging_rxon = (void *)&priv->staging_rxon;
1933         int rc = 0;
1934         bool new_assoc =
1935                 !!(priv->staging_rxon.filter_flags & RXON_FILTER_ASSOC_MSK);
1936
1937         if (!iwl_is_alive(priv))
1938                 return -1;
1939
1940         /* always get timestamp with Rx frame */
1941         staging_rxon->flags |= RXON_FLG_TSF2HOST_MSK;
1942
1943         /* select antenna */
1944         staging_rxon->flags &=
1945             ~(RXON_FLG_DIS_DIV_MSK | RXON_FLG_ANT_SEL_MSK);
1946         staging_rxon->flags |= iwl3945_get_antenna_flags(priv);
1947
1948         rc = iwl_check_rxon_cmd(priv);
1949         if (rc) {
1950                 IWL_ERR(priv, "Invalid RXON configuration.  Not committing.\n");
1951                 return -EINVAL;
1952         }
1953
1954         /* If we don't need to send a full RXON, we can use
1955          * iwl3945_rxon_assoc_cmd which is used to reconfigure filter
1956          * and other flags for the current radio configuration. */
1957         if (!iwl_full_rxon_required(priv)) {
1958                 rc = iwl_send_rxon_assoc(priv);
1959                 if (rc) {
1960                         IWL_ERR(priv, "Error setting RXON_ASSOC "
1961                                   "configuration (%d).\n", rc);
1962                         return rc;
1963                 }
1964
1965                 memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
1966
1967                 return 0;
1968         }
1969
1970         /* If we are currently associated and the new config requires
1971          * an RXON_ASSOC and the new config wants the associated mask enabled,
1972          * we must clear the associated from the active configuration
1973          * before we apply the new config */
1974         if (iwl_is_associated(priv) && new_assoc) {
1975                 IWL_DEBUG_INFO(priv, "Toggling associated bit on current RXON\n");
1976                 active_rxon->filter_flags &= ~RXON_FILTER_ASSOC_MSK;
1977
1978                 /*
1979                  * reserved4 and 5 could have been filled by the iwlcore code.
1980                  * Let's clear them before pushing to the 3945.
1981                  */
1982                 active_rxon->reserved4 = 0;
1983                 active_rxon->reserved5 = 0;
1984                 rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
1985                                       sizeof(struct iwl3945_rxon_cmd),
1986                                       &priv->active_rxon);
1987
1988                 /* If the mask clearing failed then we set
1989                  * active_rxon back to what it was previously */
1990                 if (rc) {
1991                         active_rxon->filter_flags |= RXON_FILTER_ASSOC_MSK;
1992                         IWL_ERR(priv, "Error clearing ASSOC_MSK on current "
1993                                   "configuration (%d).\n", rc);
1994                         return rc;
1995                 }
1996                 iwl_clear_ucode_stations(priv);
1997                 iwl_restore_stations(priv);
1998         }
1999
2000         IWL_DEBUG_INFO(priv, "Sending RXON\n"
2001                        "* with%s RXON_FILTER_ASSOC_MSK\n"
2002                        "* channel = %d\n"
2003                        "* bssid = %pM\n",
2004                        (new_assoc ? "" : "out"),
2005                        le16_to_cpu(staging_rxon->channel),
2006                        staging_rxon->bssid_addr);
2007
2008         /*
2009          * reserved4 and 5 could have been filled by the iwlcore code.
2010          * Let's clear them before pushing to the 3945.
2011          */
2012         staging_rxon->reserved4 = 0;
2013         staging_rxon->reserved5 = 0;
2014
2015         iwl_set_rxon_hwcrypto(priv, !iwl3945_mod_params.sw_crypto);
2016
2017         /* Apply the new configuration */
2018         rc = iwl_send_cmd_pdu(priv, REPLY_RXON,
2019                               sizeof(struct iwl3945_rxon_cmd),
2020                               staging_rxon);
2021         if (rc) {
2022                 IWL_ERR(priv, "Error setting new configuration (%d).\n", rc);
2023                 return rc;
2024         }
2025
2026         memcpy(active_rxon, staging_rxon, sizeof(*active_rxon));
2027
2028         if (!new_assoc) {
2029                 iwl_clear_ucode_stations(priv);
2030                 iwl_restore_stations(priv);
2031         }
2032
2033         /* If we issue a new RXON command which required a tune then we must
2034          * send a new TXPOWER command or we won't be able to Tx any frames */
2035         rc = priv->cfg->ops->lib->send_tx_power(priv);
2036         if (rc) {
2037                 IWL_ERR(priv, "Error setting Tx power (%d).\n", rc);
2038                 return rc;
2039         }
2040
2041         /* Init the hardware's rate fallback order based on the band */
2042         rc = iwl3945_init_hw_rate_table(priv);
2043         if (rc) {
2044                 IWL_ERR(priv, "Error setting HW rate table: %02X\n", rc);
2045                 return -EIO;
2046         }
2047
2048         return 0;
2049 }
2050
2051 /**
2052  * iwl3945_reg_txpower_periodic -  called when time to check our temperature.
2053  *
2054  * -- reset periodic timer
2055  * -- see if temp has changed enough to warrant re-calibration ... if so:
2056  *     -- correct coeffs for temp (can reset temp timer)
2057  *     -- save this temp as "last",
2058  *     -- send new set of gain settings to NIC
2059  * NOTE:  This should continue working, even when we're not associated,
2060  *   so we can keep our internal table of scan powers current. */
2061 void iwl3945_reg_txpower_periodic(struct iwl_priv *priv)
2062 {
2063         /* This will kick in the "brute force"
2064          * iwl3945_hw_reg_comp_txpower_temp() below */
2065         if (!is_temp_calib_needed(priv))
2066                 goto reschedule;
2067
2068         /* Set up a new set of temp-adjusted TxPowers, send to NIC.
2069          * This is based *only* on current temperature,
2070          * ignoring any previous power measurements */
2071         iwl3945_hw_reg_comp_txpower_temp(priv);
2072
2073  reschedule:
2074         queue_delayed_work(priv->workqueue,
2075                            &priv->_3945.thermal_periodic, REG_RECALIB_PERIOD * HZ);
2076 }
2077
2078 static void iwl3945_bg_reg_txpower_periodic(struct work_struct *work)
2079 {
2080         struct iwl_priv *priv = container_of(work, struct iwl_priv,
2081                                              _3945.thermal_periodic.work);
2082
2083         if (test_bit(STATUS_EXIT_PENDING, &priv->status))
2084                 return;
2085
2086         mutex_lock(&priv->mutex);
2087         iwl3945_reg_txpower_periodic(priv);
2088         mutex_unlock(&priv->mutex);
2089 }
2090
2091 /**
2092  * iwl3945_hw_reg_get_ch_grp_index - find the channel-group index (0-4)
2093  *                                 for the channel.
2094  *
2095  * This function is used when initializing channel-info structs.
2096  *
2097  * NOTE: These channel groups do *NOT* match the bands above!
2098  *       These channel groups are based on factory-tested channels;
2099  *       on A-band, EEPROM's "group frequency" entries represent the top
2100  *       channel in each group 1-4.  Group 5 All B/G channels are in group 0.
2101  */
2102 static u16 iwl3945_hw_reg_get_ch_grp_index(struct iwl_priv *priv,
2103                                        const struct iwl_channel_info *ch_info)
2104 {
2105         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2106         struct iwl3945_eeprom_txpower_group *ch_grp = &eeprom->groups[0];
2107         u8 group;
2108         u16 group_index = 0;    /* based on factory calib frequencies */
2109         u8 grp_channel;
2110
2111         /* Find the group index for the channel ... don't use index 1(?) */
2112         if (is_channel_a_band(ch_info)) {
2113                 for (group = 1; group < 5; group++) {
2114                         grp_channel = ch_grp[group].group_channel;
2115                         if (ch_info->channel <= grp_channel) {
2116                                 group_index = group;
2117                                 break;
2118                         }
2119                 }
2120                 /* group 4 has a few channels *above* its factory cal freq */
2121                 if (group == 5)
2122                         group_index = 4;
2123         } else
2124                 group_index = 0;        /* 2.4 GHz, group 0 */
2125
2126         IWL_DEBUG_POWER(priv, "Chnl %d mapped to grp %d\n", ch_info->channel,
2127                         group_index);
2128         return group_index;
2129 }
2130
2131 /**
2132  * iwl3945_hw_reg_get_matched_power_index - Interpolate to get nominal index
2133  *
2134  * Interpolate to get nominal (i.e. at factory calibration temperature) index
2135  *   into radio/DSP gain settings table for requested power.
2136  */
2137 static int iwl3945_hw_reg_get_matched_power_index(struct iwl_priv *priv,
2138                                        s8 requested_power,
2139                                        s32 setting_index, s32 *new_index)
2140 {
2141         const struct iwl3945_eeprom_txpower_group *chnl_grp = NULL;
2142         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2143         s32 index0, index1;
2144         s32 power = 2 * requested_power;
2145         s32 i;
2146         const struct iwl3945_eeprom_txpower_sample *samples;
2147         s32 gains0, gains1;
2148         s32 res;
2149         s32 denominator;
2150
2151         chnl_grp = &eeprom->groups[setting_index];
2152         samples = chnl_grp->samples;
2153         for (i = 0; i < 5; i++) {
2154                 if (power == samples[i].power) {
2155                         *new_index = samples[i].gain_index;
2156                         return 0;
2157                 }
2158         }
2159
2160         if (power > samples[1].power) {
2161                 index0 = 0;
2162                 index1 = 1;
2163         } else if (power > samples[2].power) {
2164                 index0 = 1;
2165                 index1 = 2;
2166         } else if (power > samples[3].power) {
2167                 index0 = 2;
2168                 index1 = 3;
2169         } else {
2170                 index0 = 3;
2171                 index1 = 4;
2172         }
2173
2174         denominator = (s32) samples[index1].power - (s32) samples[index0].power;
2175         if (denominator == 0)
2176                 return -EINVAL;
2177         gains0 = (s32) samples[index0].gain_index * (1 << 19);
2178         gains1 = (s32) samples[index1].gain_index * (1 << 19);
2179         res = gains0 + (gains1 - gains0) *
2180             ((s32) power - (s32) samples[index0].power) / denominator +
2181             (1 << 18);
2182         *new_index = res >> 19;
2183         return 0;
2184 }
2185
2186 static void iwl3945_hw_reg_init_channel_groups(struct iwl_priv *priv)
2187 {
2188         u32 i;
2189         s32 rate_index;
2190         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2191         const struct iwl3945_eeprom_txpower_group *group;
2192
2193         IWL_DEBUG_POWER(priv, "Initializing factory calib info from EEPROM\n");
2194
2195         for (i = 0; i < IWL_NUM_TX_CALIB_GROUPS; i++) {
2196                 s8 *clip_pwrs;  /* table of power levels for each rate */
2197                 s8 satur_pwr;   /* saturation power for each chnl group */
2198                 group = &eeprom->groups[i];
2199
2200                 /* sanity check on factory saturation power value */
2201                 if (group->saturation_power < 40) {
2202                         IWL_WARN(priv, "Error: saturation power is %d, "
2203                                     "less than minimum expected 40\n",
2204                                     group->saturation_power);
2205                         return;
2206                 }
2207
2208                 /*
2209                  * Derive requested power levels for each rate, based on
2210                  *   hardware capabilities (saturation power for band).
2211                  * Basic value is 3dB down from saturation, with further
2212                  *   power reductions for highest 3 data rates.  These
2213                  *   backoffs provide headroom for high rate modulation
2214                  *   power peaks, without too much distortion (clipping).
2215                  */
2216                 /* we'll fill in this array with h/w max power levels */
2217                 clip_pwrs = (s8 *) priv->_3945.clip_groups[i].clip_powers;
2218
2219                 /* divide factory saturation power by 2 to find -3dB level */
2220                 satur_pwr = (s8) (group->saturation_power >> 1);
2221
2222                 /* fill in channel group's nominal powers for each rate */
2223                 for (rate_index = 0;
2224                      rate_index < IWL_RATE_COUNT_3945; rate_index++, clip_pwrs++) {
2225                         switch (rate_index) {
2226                         case IWL_RATE_36M_INDEX_TABLE:
2227                                 if (i == 0)     /* B/G */
2228                                         *clip_pwrs = satur_pwr;
2229                                 else    /* A */
2230                                         *clip_pwrs = satur_pwr - 5;
2231                                 break;
2232                         case IWL_RATE_48M_INDEX_TABLE:
2233                                 if (i == 0)
2234                                         *clip_pwrs = satur_pwr - 7;
2235                                 else
2236                                         *clip_pwrs = satur_pwr - 10;
2237                                 break;
2238                         case IWL_RATE_54M_INDEX_TABLE:
2239                                 if (i == 0)
2240                                         *clip_pwrs = satur_pwr - 9;
2241                                 else
2242                                         *clip_pwrs = satur_pwr - 12;
2243                                 break;
2244                         default:
2245                                 *clip_pwrs = satur_pwr;
2246                                 break;
2247                         }
2248                 }
2249         }
2250 }
2251
2252 /**
2253  * iwl3945_txpower_set_from_eeprom - Set channel power info based on EEPROM
2254  *
2255  * Second pass (during init) to set up priv->channel_info
2256  *
2257  * Set up Tx-power settings in our channel info database for each VALID
2258  * (for this geo/SKU) channel, at all Tx data rates, based on eeprom values
2259  * and current temperature.
2260  *
2261  * Since this is based on current temperature (at init time), these values may
2262  * not be valid for very long, but it gives us a starting/default point,
2263  * and allows us to active (i.e. using Tx) scan.
2264  *
2265  * This does *not* write values to NIC, just sets up our internal table.
2266  */
2267 int iwl3945_txpower_set_from_eeprom(struct iwl_priv *priv)
2268 {
2269         struct iwl_channel_info *ch_info = NULL;
2270         struct iwl3945_channel_power_info *pwr_info;
2271         struct iwl3945_eeprom *eeprom = (struct iwl3945_eeprom *)priv->eeprom;
2272         int delta_index;
2273         u8 rate_index;
2274         u8 scan_tbl_index;
2275         const s8 *clip_pwrs;    /* array of power levels for each rate */
2276         u8 gain, dsp_atten;
2277         s8 power;
2278         u8 pwr_index, base_pwr_index, a_band;
2279         u8 i;
2280         int temperature;
2281
2282         /* save temperature reference,
2283          *   so we can determine next time to calibrate */
2284         temperature = iwl3945_hw_reg_txpower_get_temperature(priv);
2285         priv->last_temperature = temperature;
2286
2287         iwl3945_hw_reg_init_channel_groups(priv);
2288
2289         /* initialize Tx power info for each and every channel, 2.4 and 5.x */
2290         for (i = 0, ch_info = priv->channel_info; i < priv->channel_count;
2291              i++, ch_info++) {
2292                 a_band = is_channel_a_band(ch_info);
2293                 if (!is_channel_valid(ch_info))
2294                         continue;
2295
2296                 /* find this channel's channel group (*not* "band") index */
2297                 ch_info->group_index =
2298                         iwl3945_hw_reg_get_ch_grp_index(priv, ch_info);
2299
2300                 /* Get this chnlgrp's rate->max/clip-powers table */
2301                 clip_pwrs = priv->_3945.clip_groups[ch_info->group_index].clip_powers;
2302
2303                 /* calculate power index *adjustment* value according to
2304                  *  diff between current temperature and factory temperature */
2305                 delta_index = iwl3945_hw_reg_adjust_power_by_temp(temperature,
2306                                 eeprom->groups[ch_info->group_index].
2307                                 temperature);
2308
2309                 IWL_DEBUG_POWER(priv, "Delta index for channel %d: %d [%d]\n",
2310                                 ch_info->channel, delta_index, temperature +
2311                                 IWL_TEMP_CONVERT);
2312
2313                 /* set tx power value for all OFDM rates */
2314                 for (rate_index = 0; rate_index < IWL_OFDM_RATES;
2315                      rate_index++) {
2316                         s32 uninitialized_var(power_idx);
2317                         int rc;
2318
2319                         /* use channel group's clip-power table,
2320                          *   but don't exceed channel's max power */
2321                         s8 pwr = min(ch_info->max_power_avg,
2322                                      clip_pwrs[rate_index]);
2323
2324                         pwr_info = &ch_info->power_info[rate_index];
2325
2326                         /* get base (i.e. at factory-measured temperature)
2327                          *    power table index for this rate's power */
2328                         rc = iwl3945_hw_reg_get_matched_power_index(priv, pwr,
2329                                                          ch_info->group_index,
2330                                                          &power_idx);
2331                         if (rc) {
2332                                 IWL_ERR(priv, "Invalid power index\n");
2333                                 return rc;
2334                         }
2335                         pwr_info->base_power_index = (u8) power_idx;
2336
2337                         /* temperature compensate */
2338                         power_idx += delta_index;
2339
2340                         /* stay within range of gain table */
2341                         power_idx = iwl3945_hw_reg_fix_power_index(power_idx);
2342
2343                         /* fill 1 OFDM rate's iwl3945_channel_power_info struct */
2344                         pwr_info->requested_power = pwr;
2345                         pwr_info->power_table_index = (u8) power_idx;
2346                         pwr_info->tpc.tx_gain =
2347                             power_gain_table[a_band][power_idx].tx_gain;
2348                         pwr_info->tpc.dsp_atten =
2349                             power_gain_table[a_band][power_idx].dsp_atten;
2350                 }
2351
2352                 /* set tx power for CCK rates, based on OFDM 12 Mbit settings*/
2353                 pwr_info = &ch_info->power_info[IWL_RATE_12M_INDEX_TABLE];
2354                 power = pwr_info->requested_power +
2355                         IWL_CCK_FROM_OFDM_POWER_DIFF;
2356                 pwr_index = pwr_info->power_table_index +
2357                         IWL_CCK_FROM_OFDM_INDEX_DIFF;
2358                 base_pwr_index = pwr_info->base_power_index +
2359                         IWL_CCK_FROM_OFDM_INDEX_DIFF;
2360
2361                 /* stay within table range */
2362                 pwr_index = iwl3945_hw_reg_fix_power_index(pwr_index);
2363                 gain = power_gain_table[a_band][pwr_index].tx_gain;
2364                 dsp_atten = power_gain_table[a_band][pwr_index].dsp_atten;
2365
2366                 /* fill each CCK rate's iwl3945_channel_power_info structure
2367                  * NOTE:  All CCK-rate Txpwrs are the same for a given chnl!
2368                  * NOTE:  CCK rates start at end of OFDM rates! */
2369                 for (rate_index = 0;
2370                      rate_index < IWL_CCK_RATES; rate_index++) {
2371                         pwr_info = &ch_info->power_info[rate_index+IWL_OFDM_RATES];
2372                         pwr_info->requested_power = power;
2373                         pwr_info->power_table_index = pwr_index;
2374                         pwr_info->base_power_index = base_pwr_index;
2375                         pwr_info->tpc.tx_gain = gain;
2376                         pwr_info->tpc.dsp_atten = dsp_atten;
2377                 }
2378
2379                 /* set scan tx power, 1Mbit for CCK, 6Mbit for OFDM */
2380                 for (scan_tbl_index = 0;
2381                      scan_tbl_index < IWL_NUM_SCAN_RATES; scan_tbl_index++) {
2382                         s32 actual_index = (scan_tbl_index == 0) ?
2383                                 IWL_RATE_1M_INDEX_TABLE : IWL_RATE_6M_INDEX_TABLE;
2384                         iwl3945_hw_reg_set_scan_power(priv, scan_tbl_index,
2385                                 actual_index, clip_pwrs, ch_info, a_band);
2386                 }
2387         }
2388
2389         return 0;
2390 }
2391
2392 int iwl3945_hw_rxq_stop(struct iwl_priv *priv)
2393 {
2394         int rc;
2395
2396         iwl_write_direct32(priv, FH39_RCSR_CONFIG(0), 0);
2397         rc = iwl_poll_direct_bit(priv, FH39_RSSR_STATUS,
2398                         FH39_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
2399         if (rc < 0)
2400                 IWL_ERR(priv, "Can't stop Rx DMA.\n");
2401
2402         return 0;
2403 }
2404
2405 int iwl3945_hw_tx_queue_init(struct iwl_priv *priv, struct iwl_tx_queue *txq)
2406 {
2407         int txq_id = txq->q.id;
2408
2409         struct iwl3945_shared *shared_data = priv->_3945.shared_virt;
2410
2411         shared_data->tx_base_ptr[txq_id] = cpu_to_le32((u32)txq->q.dma_addr);
2412
2413         iwl_write_direct32(priv, FH39_CBCC_CTRL(txq_id), 0);
2414         iwl_write_direct32(priv, FH39_CBCC_BASE(txq_id), 0);
2415
2416         iwl_write_direct32(priv, FH39_TCSR_CONFIG(txq_id),
2417                 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_RTC_NOINT |
2418                 FH39_TCSR_TX_CONFIG_REG_VAL_MSG_MODE_TXF |
2419                 FH39_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_IFTFD |
2420                 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE_VAL |
2421                 FH39_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE);
2422
2423         /* fake read to flush all prev. writes */
2424         iwl_read32(priv, FH39_TSSR_CBB_BASE);
2425
2426         return 0;
2427 }
2428
2429 /*
2430  * HCMD utils
2431  */
2432 static u16 iwl3945_get_hcmd_size(u8 cmd_id, u16 len)
2433 {
2434         switch (cmd_id) {
2435         case REPLY_RXON:
2436                 return sizeof(struct iwl3945_rxon_cmd);
2437         case POWER_TABLE_CMD:
2438                 return sizeof(struct iwl3945_powertable_cmd);
2439         default:
2440                 return len;
2441         }
2442 }
2443
2444
2445 static u16 iwl3945_build_addsta_hcmd(const struct iwl_addsta_cmd *cmd, u8 *data)
2446 {
2447         struct iwl3945_addsta_cmd *addsta = (struct iwl3945_addsta_cmd *)data;
2448         addsta->mode = cmd->mode;
2449         memcpy(&addsta->sta, &cmd->sta, sizeof(struct sta_id_modify));
2450         memcpy(&addsta->key, &cmd->key, sizeof(struct iwl4965_keyinfo));
2451         addsta->station_flags = cmd->station_flags;
2452         addsta->station_flags_msk = cmd->station_flags_msk;
2453         addsta->tid_disable_tx = cpu_to_le16(0);
2454         addsta->rate_n_flags = cmd->rate_n_flags;
2455         addsta->add_immediate_ba_tid = cmd->add_immediate_ba_tid;
2456         addsta->remove_immediate_ba_tid = cmd->remove_immediate_ba_tid;
2457         addsta->add_immediate_ba_ssn = cmd->add_immediate_ba_ssn;
2458
2459         return (u16)sizeof(struct iwl3945_addsta_cmd);
2460 }
2461
2462 static int iwl3945_manage_ibss_station(struct iwl_priv *priv,
2463                                        struct ieee80211_vif *vif, bool add)
2464 {
2465         struct iwl_vif_priv *vif_priv = (void *)vif->drv_priv;
2466         int ret;
2467
2468         if (add) {
2469                 ret = iwl_add_bssid_station(priv, vif->bss_conf.bssid, false,
2470                                             &vif_priv->ibss_bssid_sta_id);
2471                 if (ret)
2472                         return ret;
2473
2474                 iwl3945_sync_sta(priv, vif_priv->ibss_bssid_sta_id,
2475                                  (priv->band == IEEE80211_BAND_5GHZ) ?
2476                                  IWL_RATE_6M_PLCP : IWL_RATE_1M_PLCP,
2477                                  CMD_ASYNC);
2478                 iwl3945_rate_scale_init(priv->hw, vif_priv->ibss_bssid_sta_id);
2479
2480                 return 0;
2481         }
2482
2483         return iwl_remove_station(priv, vif_priv->ibss_bssid_sta_id,
2484                                   vif->bss_conf.bssid);
2485 }
2486
2487 /**
2488  * iwl3945_init_hw_rate_table - Initialize the hardware rate fallback table
2489  */
2490 int iwl3945_init_hw_rate_table(struct iwl_priv *priv)
2491 {
2492         int rc, i, index, prev_index;
2493         struct iwl3945_rate_scaling_cmd rate_cmd = {
2494                 .reserved = {0, 0, 0},
2495         };
2496         struct iwl3945_rate_scaling_info *table = rate_cmd.table;
2497
2498         for (i = 0; i < ARRAY_SIZE(iwl3945_rates); i++) {
2499                 index = iwl3945_rates[i].table_rs_index;
2500
2501                 table[index].rate_n_flags =
2502                         iwl3945_hw_set_rate_n_flags(iwl3945_rates[i].plcp, 0);
2503                 table[index].try_cnt = priv->retry_rate;
2504                 prev_index = iwl3945_get_prev_ieee_rate(i);
2505                 table[index].next_rate_index =
2506                                 iwl3945_rates[prev_index].table_rs_index;
2507         }
2508
2509         switch (priv->band) {
2510         case IEEE80211_BAND_5GHZ:
2511                 IWL_DEBUG_RATE(priv, "Select A mode rate scale\n");
2512                 /* If one of the following CCK rates is used,
2513                  * have it fall back to the 6M OFDM rate */
2514                 for (i = IWL_RATE_1M_INDEX_TABLE;
2515                         i <= IWL_RATE_11M_INDEX_TABLE; i++)
2516                         table[i].next_rate_index =
2517                           iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
2518
2519                 /* Don't fall back to CCK rates */
2520                 table[IWL_RATE_12M_INDEX_TABLE].next_rate_index =
2521                                                 IWL_RATE_9M_INDEX_TABLE;
2522
2523                 /* Don't drop out of OFDM rates */
2524                 table[IWL_RATE_6M_INDEX_TABLE].next_rate_index =
2525                     iwl3945_rates[IWL_FIRST_OFDM_RATE].table_rs_index;
2526                 break;
2527
2528         case IEEE80211_BAND_2GHZ:
2529                 IWL_DEBUG_RATE(priv, "Select B/G mode rate scale\n");
2530                 /* If an OFDM rate is used, have it fall back to the
2531                  * 1M CCK rates */
2532
2533                 if (!(priv->_3945.sta_supp_rates & IWL_OFDM_RATES_MASK) &&
2534                     iwl_is_associated(priv)) {
2535
2536                         index = IWL_FIRST_CCK_RATE;
2537                         for (i = IWL_RATE_6M_INDEX_TABLE;
2538                              i <= IWL_RATE_54M_INDEX_TABLE; i++)
2539                                 table[i].next_rate_index =
2540                                         iwl3945_rates[index].table_rs_index;
2541
2542                         index = IWL_RATE_11M_INDEX_TABLE;
2543                         /* CCK shouldn't fall back to OFDM... */
2544                         table[index].next_rate_index = IWL_RATE_5M_INDEX_TABLE;
2545                 }
2546                 break;
2547
2548         default:
2549                 WARN_ON(1);
2550                 break;
2551         }
2552
2553         /* Update the rate scaling for control frame Tx */
2554         rate_cmd.table_id = 0;
2555         rc = iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
2556                               &rate_cmd);
2557         if (rc)
2558                 return rc;
2559
2560         /* Update the rate scaling for data frame Tx */
2561         rate_cmd.table_id = 1;
2562         return iwl_send_cmd_pdu(priv, REPLY_RATE_SCALE, sizeof(rate_cmd),
2563                                 &rate_cmd);
2564 }
2565
2566 /* Called when initializing driver */
2567 int iwl3945_hw_set_hw_params(struct iwl_priv *priv)
2568 {
2569         memset((void *)&priv->hw_params, 0,
2570                sizeof(struct iwl_hw_params));
2571
2572         priv->_3945.shared_virt =
2573                 dma_alloc_coherent(&priv->pci_dev->dev,
2574                                    sizeof(struct iwl3945_shared),
2575                                    &priv->_3945.shared_phys, GFP_KERNEL);
2576         if (!priv->_3945.shared_virt) {
2577                 IWL_ERR(priv, "failed to allocate pci memory\n");
2578                 return -ENOMEM;
2579         }
2580
2581         /* Assign number of Usable TX queues */
2582         priv->hw_params.max_txq_num = priv->cfg->num_of_queues;
2583
2584         priv->hw_params.tfd_size = sizeof(struct iwl3945_tfd);
2585         priv->hw_params.rx_page_order = get_order(IWL_RX_BUF_SIZE_3K);
2586         priv->hw_params.max_rxq_size = RX_QUEUE_SIZE;
2587         priv->hw_params.max_rxq_log = RX_QUEUE_SIZE_LOG;
2588         priv->hw_params.max_stations = IWL3945_STATION_COUNT;
2589         priv->hw_params.bcast_sta_id = IWL3945_BROADCAST_ID;
2590
2591         priv->hw_params.rx_wrt_ptr_reg = FH39_RSCSR_CHNL0_WPTR;
2592         priv->hw_params.max_beacon_itrvl = IWL39_MAX_UCODE_BEACON_INTERVAL;
2593
2594         return 0;
2595 }
2596
2597 unsigned int iwl3945_hw_get_beacon_cmd(struct iwl_priv *priv,
2598                           struct iwl3945_frame *frame, u8 rate)
2599 {
2600         struct iwl3945_tx_beacon_cmd *tx_beacon_cmd;
2601         unsigned int frame_size;
2602
2603         tx_beacon_cmd = (struct iwl3945_tx_beacon_cmd *)&frame->u;
2604         memset(tx_beacon_cmd, 0, sizeof(*tx_beacon_cmd));
2605
2606         tx_beacon_cmd->tx.sta_id = priv->hw_params.bcast_sta_id;
2607         tx_beacon_cmd->tx.stop_time.life_time = TX_CMD_LIFE_TIME_INFINITE;
2608
2609         frame_size = iwl3945_fill_beacon_frame(priv,
2610                                 tx_beacon_cmd->frame,
2611                                 sizeof(frame->u) - sizeof(*tx_beacon_cmd));
2612
2613         BUG_ON(frame_size > MAX_MPDU_SIZE);
2614         tx_beacon_cmd->tx.len = cpu_to_le16((u16)frame_size);
2615
2616         tx_beacon_cmd->tx.rate = rate;
2617         tx_beacon_cmd->tx.tx_flags = (TX_CMD_FLG_SEQ_CTL_MSK |
2618                                       TX_CMD_FLG_TSF_MSK);
2619
2620         /* supp_rates[0] == OFDM start at IWL_FIRST_OFDM_RATE*/
2621         tx_beacon_cmd->tx.supp_rates[0] =
2622                 (IWL_OFDM_BASIC_RATES_MASK >> IWL_FIRST_OFDM_RATE) & 0xFF;
2623
2624         tx_beacon_cmd->tx.supp_rates[1] =
2625                 (IWL_CCK_BASIC_RATES_MASK & 0xF);
2626
2627         return sizeof(struct iwl3945_tx_beacon_cmd) + frame_size;
2628 }
2629
2630 void iwl3945_hw_rx_handler_setup(struct iwl_priv *priv)
2631 {
2632         priv->rx_handlers[REPLY_TX] = iwl3945_rx_reply_tx;
2633         priv->rx_handlers[REPLY_3945_RX] = iwl3945_rx_reply_rx;
2634 }
2635
2636 void iwl3945_hw_setup_deferred_work(struct iwl_priv *priv)
2637 {
2638         INIT_DELAYED_WORK(&priv->_3945.thermal_periodic,
2639                           iwl3945_bg_reg_txpower_periodic);
2640 }
2641
2642 void iwl3945_hw_cancel_deferred_work(struct iwl_priv *priv)
2643 {
2644         cancel_delayed_work(&priv->_3945.thermal_periodic);
2645 }
2646
2647 /* check contents of special bootstrap uCode SRAM */
2648 static int iwl3945_verify_bsm(struct iwl_priv *priv)
2649  {
2650         __le32 *image = priv->ucode_boot.v_addr;
2651         u32 len = priv->ucode_boot.len;
2652         u32 reg;
2653         u32 val;
2654
2655         IWL_DEBUG_INFO(priv, "Begin verify bsm\n");
2656
2657         /* verify BSM SRAM contents */
2658         val = iwl_read_prph(priv, BSM_WR_DWCOUNT_REG);
2659         for (reg = BSM_SRAM_LOWER_BOUND;
2660              reg < BSM_SRAM_LOWER_BOUND + len;
2661              reg += sizeof(u32), image++) {
2662                 val = iwl_read_prph(priv, reg);
2663                 if (val != le32_to_cpu(*image)) {
2664                         IWL_ERR(priv, "BSM uCode verification failed at "
2665                                   "addr 0x%08X+%u (of %u), is 0x%x, s/b 0x%x\n",
2666                                   BSM_SRAM_LOWER_BOUND,
2667                                   reg - BSM_SRAM_LOWER_BOUND, len,
2668                                   val, le32_to_cpu(*image));
2669                         return -EIO;
2670                 }
2671         }
2672
2673         IWL_DEBUG_INFO(priv, "BSM bootstrap uCode image OK\n");
2674
2675         return 0;
2676 }
2677
2678
2679 /******************************************************************************
2680  *
2681  * EEPROM related functions
2682  *
2683  ******************************************************************************/
2684
2685 /*
2686  * Clear the OWNER_MSK, to establish driver (instead of uCode running on
2687  * embedded controller) as EEPROM reader; each read is a series of pulses
2688  * to/from the EEPROM chip, not a single event, so even reads could conflict
2689  * if they weren't arbitrated by some ownership mechanism.  Here, the driver
2690  * simply claims ownership, which should be safe when this function is called
2691  * (i.e. before loading uCode!).
2692  */
2693 static int iwl3945_eeprom_acquire_semaphore(struct iwl_priv *priv)
2694 {
2695         _iwl_clear_bit(priv, CSR_EEPROM_GP, CSR_EEPROM_GP_IF_OWNER_MSK);
2696         return 0;
2697 }
2698
2699
2700 static void iwl3945_eeprom_release_semaphore(struct iwl_priv *priv)
2701 {
2702         return;
2703 }
2704
2705  /**
2706   * iwl3945_load_bsm - Load bootstrap instructions
2707   *
2708   * BSM operation:
2709   *
2710   * The Bootstrap State Machine (BSM) stores a short bootstrap uCode program
2711   * in special SRAM that does not power down during RFKILL.  When powering back
2712   * up after power-saving sleeps (or during initial uCode load), the BSM loads
2713   * the bootstrap program into the on-board processor, and starts it.
2714   *
2715   * The bootstrap program loads (via DMA) instructions and data for a new
2716   * program from host DRAM locations indicated by the host driver in the
2717   * BSM_DRAM_* registers.  Once the new program is loaded, it starts
2718   * automatically.
2719   *
2720   * When initializing the NIC, the host driver points the BSM to the
2721   * "initialize" uCode image.  This uCode sets up some internal data, then
2722   * notifies host via "initialize alive" that it is complete.
2723   *
2724   * The host then replaces the BSM_DRAM_* pointer values to point to the
2725   * normal runtime uCode instructions and a backup uCode data cache buffer
2726   * (filled initially with starting data values for the on-board processor),
2727   * then triggers the "initialize" uCode to load and launch the runtime uCode,
2728   * which begins normal operation.
2729   *
2730   * When doing a power-save shutdown, runtime uCode saves data SRAM into
2731   * the backup data cache in DRAM before SRAM is powered down.
2732   *
2733   * When powering back up, the BSM loads the bootstrap program.  This reloads
2734   * the runtime uCode instructions and the backup data cache into SRAM,
2735   * and re-launches the runtime uCode from where it left off.
2736   */
2737 static int iwl3945_load_bsm(struct iwl_priv *priv)
2738 {
2739         __le32 *image = priv->ucode_boot.v_addr;
2740         u32 len = priv->ucode_boot.len;
2741         dma_addr_t pinst;
2742         dma_addr_t pdata;
2743         u32 inst_len;
2744         u32 data_len;
2745         int rc;
2746         int i;
2747         u32 done;
2748         u32 reg_offset;
2749
2750         IWL_DEBUG_INFO(priv, "Begin load bsm\n");
2751
2752         /* make sure bootstrap program is no larger than BSM's SRAM size */
2753         if (len > IWL39_MAX_BSM_SIZE)
2754                 return -EINVAL;
2755
2756         /* Tell bootstrap uCode where to find the "Initialize" uCode
2757         *   in host DRAM ... host DRAM physical address bits 31:0 for 3945.
2758         * NOTE:  iwl3945_initialize_alive_start() will replace these values,
2759         *        after the "initialize" uCode has run, to point to
2760         *        runtime/protocol instructions and backup data cache. */
2761         pinst = priv->ucode_init.p_addr;
2762         pdata = priv->ucode_init_data.p_addr;
2763         inst_len = priv->ucode_init.len;
2764         data_len = priv->ucode_init_data.len;
2765
2766         iwl_write_prph(priv, BSM_DRAM_INST_PTR_REG, pinst);
2767         iwl_write_prph(priv, BSM_DRAM_DATA_PTR_REG, pdata);
2768         iwl_write_prph(priv, BSM_DRAM_INST_BYTECOUNT_REG, inst_len);
2769         iwl_write_prph(priv, BSM_DRAM_DATA_BYTECOUNT_REG, data_len);
2770
2771         /* Fill BSM memory with bootstrap instructions */
2772         for (reg_offset = BSM_SRAM_LOWER_BOUND;
2773              reg_offset < BSM_SRAM_LOWER_BOUND + len;
2774              reg_offset += sizeof(u32), image++)
2775                 _iwl_write_prph(priv, reg_offset,
2776                                           le32_to_cpu(*image));
2777
2778         rc = iwl3945_verify_bsm(priv);
2779         if (rc)
2780                 return rc;
2781
2782         /* Tell BSM to copy from BSM SRAM into instruction SRAM, when asked */
2783         iwl_write_prph(priv, BSM_WR_MEM_SRC_REG, 0x0);
2784         iwl_write_prph(priv, BSM_WR_MEM_DST_REG,
2785                                  IWL39_RTC_INST_LOWER_BOUND);
2786         iwl_write_prph(priv, BSM_WR_DWCOUNT_REG, len / sizeof(u32));
2787
2788         /* Load bootstrap code into instruction SRAM now,
2789          *   to prepare to load "initialize" uCode */
2790         iwl_write_prph(priv, BSM_WR_CTRL_REG,
2791                 BSM_WR_CTRL_REG_BIT_START);
2792
2793         /* Wait for load of bootstrap uCode to finish */
2794         for (i = 0; i < 100; i++) {
2795                 done = iwl_read_prph(priv, BSM_WR_CTRL_REG);
2796                 if (!(done & BSM_WR_CTRL_REG_BIT_START))
2797                         break;
2798                 udelay(10);
2799         }
2800         if (i < 100)
2801                 IWL_DEBUG_INFO(priv, "BSM write complete, poll %d iterations\n", i);
2802         else {
2803                 IWL_ERR(priv, "BSM write did not complete!\n");
2804                 return -EIO;
2805         }
2806
2807         /* Enable future boot loads whenever power management unit triggers it
2808          *   (e.g. when powering back up after power-save shutdown) */
2809         iwl_write_prph(priv, BSM_WR_CTRL_REG,
2810                 BSM_WR_CTRL_REG_BIT_START_EN);
2811
2812         return 0;
2813 }
2814
2815 static struct iwl_hcmd_ops iwl3945_hcmd = {
2816         .rxon_assoc = iwl3945_send_rxon_assoc,
2817         .commit_rxon = iwl3945_commit_rxon,
2818         .send_bt_config = iwl_send_bt_config,
2819 };
2820
2821 static struct iwl_lib_ops iwl3945_lib = {
2822         .txq_attach_buf_to_tfd = iwl3945_hw_txq_attach_buf_to_tfd,
2823         .txq_free_tfd = iwl3945_hw_txq_free_tfd,
2824         .txq_init = iwl3945_hw_tx_queue_init,
2825         .load_ucode = iwl3945_load_bsm,
2826         .dump_nic_event_log = iwl3945_dump_nic_event_log,
2827         .dump_nic_error_log = iwl3945_dump_nic_error_log,
2828         .apm_ops = {
2829                 .init = iwl3945_apm_init,
2830                 .stop = iwl_apm_stop,
2831                 .config = iwl3945_nic_config,
2832                 .set_pwr_src = iwl3945_set_pwr_src,
2833         },
2834         .eeprom_ops = {
2835                 .regulatory_bands = {
2836                         EEPROM_REGULATORY_BAND_1_CHANNELS,
2837                         EEPROM_REGULATORY_BAND_2_CHANNELS,
2838                         EEPROM_REGULATORY_BAND_3_CHANNELS,
2839                         EEPROM_REGULATORY_BAND_4_CHANNELS,
2840                         EEPROM_REGULATORY_BAND_5_CHANNELS,
2841                         EEPROM_REGULATORY_BAND_NO_HT40,
2842                         EEPROM_REGULATORY_BAND_NO_HT40,
2843                 },
2844                 .verify_signature  = iwlcore_eeprom_verify_signature,
2845                 .acquire_semaphore = iwl3945_eeprom_acquire_semaphore,
2846                 .release_semaphore = iwl3945_eeprom_release_semaphore,
2847                 .query_addr = iwlcore_eeprom_query_addr,
2848         },
2849         .send_tx_power  = iwl3945_send_tx_power,
2850         .is_valid_rtc_data_addr = iwl3945_hw_valid_rtc_data_addr,
2851         .post_associate = iwl3945_post_associate,
2852         .isr = iwl_isr_legacy,
2853         .config_ap = iwl3945_config_ap,
2854         .manage_ibss_station = iwl3945_manage_ibss_station,
2855         .check_plcp_health = iwl3945_good_plcp_health,
2856
2857         .debugfs_ops = {
2858                 .rx_stats_read = iwl3945_ucode_rx_stats_read,
2859                 .tx_stats_read = iwl3945_ucode_tx_stats_read,
2860                 .general_stats_read = iwl3945_ucode_general_stats_read,
2861         },
2862 };
2863
2864 static struct iwl_hcmd_utils_ops iwl3945_hcmd_utils = {
2865         .get_hcmd_size = iwl3945_get_hcmd_size,
2866         .build_addsta_hcmd = iwl3945_build_addsta_hcmd,
2867         .rts_tx_cmd_flag = iwlcore_rts_tx_cmd_flag,
2868         .request_scan = iwl3945_request_scan,
2869 };
2870
2871 static const struct iwl_ops iwl3945_ops = {
2872         .lib = &iwl3945_lib,
2873         .hcmd = &iwl3945_hcmd,
2874         .utils = &iwl3945_hcmd_utils,
2875         .led = &iwl3945_led_ops,
2876 };
2877
2878 static struct iwl_cfg iwl3945_bg_cfg = {
2879         .name = "3945BG",
2880         .fw_name_pre = IWL3945_FW_PRE,
2881         .ucode_api_max = IWL3945_UCODE_API_MAX,
2882         .ucode_api_min = IWL3945_UCODE_API_MIN,
2883         .sku = IWL_SKU_G,
2884         .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
2885         .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2886         .ops = &iwl3945_ops,
2887         .num_of_queues = IWL39_NUM_QUEUES,
2888         .mod_params = &iwl3945_mod_params,
2889         .pll_cfg_val = CSR39_ANA_PLL_CFG_VAL,
2890         .set_l0s = false,
2891         .use_bsm = true,
2892         .use_isr_legacy = true,
2893         .ht_greenfield_support = false,
2894         .led_compensation = 64,
2895         .broken_powersave = true,
2896         .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
2897         .monitor_recover_period = IWL_MONITORING_PERIOD,
2898         .max_event_log_size = 512,
2899         .tx_power_by_driver = true,
2900 };
2901
2902 static struct iwl_cfg iwl3945_abg_cfg = {
2903         .name = "3945ABG",
2904         .fw_name_pre = IWL3945_FW_PRE,
2905         .ucode_api_max = IWL3945_UCODE_API_MAX,
2906         .ucode_api_min = IWL3945_UCODE_API_MIN,
2907         .sku = IWL_SKU_A|IWL_SKU_G,
2908         .eeprom_size = IWL3945_EEPROM_IMG_SIZE,
2909         .eeprom_ver = EEPROM_3945_EEPROM_VERSION,
2910         .ops = &iwl3945_ops,
2911         .num_of_queues = IWL39_NUM_QUEUES,
2912         .mod_params = &iwl3945_mod_params,
2913         .use_isr_legacy = true,
2914         .ht_greenfield_support = false,
2915         .led_compensation = 64,
2916         .broken_powersave = true,
2917         .plcp_delta_threshold = IWL_MAX_PLCP_ERR_LONG_THRESHOLD_DEF,
2918         .monitor_recover_period = IWL_MONITORING_PERIOD,
2919         .max_event_log_size = 512,
2920         .tx_power_by_driver = true,
2921 };
2922
2923 DEFINE_PCI_DEVICE_TABLE(iwl3945_hw_card_ids) = {
2924         {IWL_PCI_DEVICE(0x4222, 0x1005, iwl3945_bg_cfg)},
2925         {IWL_PCI_DEVICE(0x4222, 0x1034, iwl3945_bg_cfg)},
2926         {IWL_PCI_DEVICE(0x4222, 0x1044, iwl3945_bg_cfg)},
2927         {IWL_PCI_DEVICE(0x4227, 0x1014, iwl3945_bg_cfg)},
2928         {IWL_PCI_DEVICE(0x4222, PCI_ANY_ID, iwl3945_abg_cfg)},
2929         {IWL_PCI_DEVICE(0x4227, PCI_ANY_ID, iwl3945_abg_cfg)},
2930         {0}
2931 };
2932
2933 MODULE_DEVICE_TABLE(pci, iwl3945_hw_card_ids);