2 * Copyright 2009 Advanced Micro Devices, Inc.
3 * Copyright 2009 Red Hat Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the "Software"),
7 * to deal in the Software without restriction, including without limitation
8 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
9 * and/or sell copies of the Software, and to permit persons to whom the
10 * Software is furnished to do so, subject to the following conditions:
12 * The above copyright notice and this permission notice (including the next
13 * paragraph) shall be included in all copies or substantial portions of the
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
22 * DEALINGS IN THE SOFTWARE.
28 #include "radeon_drm.h"
32 #include "r600_blit_shaders.h"
33 #include "radeon_blit_common.h"
35 /* emits 21 on rv770+, 23 on r600 */
37 set_render_target(struct radeon_device *rdev, int format,
38 int w, int h, u64 gpu_addr)
40 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
48 cb_color_info = CB_FORMAT(format) |
49 CB_SOURCE_FORMAT(CB_SF_EXPORT_NORM) |
50 CB_ARRAY_MODE(ARRAY_1D_TILED_THIN1);
52 slice = ((w * h) / 64) - 1;
54 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
55 radeon_ring_write(ring, (CB_COLOR0_BASE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
56 radeon_ring_write(ring, gpu_addr >> 8);
58 if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770) {
59 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_BASE_UPDATE, 0));
60 radeon_ring_write(ring, 2 << 0);
63 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
64 radeon_ring_write(ring, (CB_COLOR0_SIZE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
65 radeon_ring_write(ring, (pitch << 0) | (slice << 10));
67 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
68 radeon_ring_write(ring, (CB_COLOR0_VIEW - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
69 radeon_ring_write(ring, 0);
71 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
72 radeon_ring_write(ring, (CB_COLOR0_INFO - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
73 radeon_ring_write(ring, cb_color_info);
75 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
76 radeon_ring_write(ring, (CB_COLOR0_TILE - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
77 radeon_ring_write(ring, 0);
79 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
80 radeon_ring_write(ring, (CB_COLOR0_FRAG - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
81 radeon_ring_write(ring, 0);
83 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
84 radeon_ring_write(ring, (CB_COLOR0_MASK - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
85 radeon_ring_write(ring, 0);
90 cp_set_surface_sync(struct radeon_device *rdev,
91 u32 sync_type, u32 size,
94 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
97 if (size == 0xffffffff)
98 cp_coher_size = 0xffffffff;
100 cp_coher_size = ((size + 255) >> 8);
102 radeon_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
103 radeon_ring_write(ring, sync_type);
104 radeon_ring_write(ring, cp_coher_size);
105 radeon_ring_write(ring, mc_addr >> 8);
106 radeon_ring_write(ring, 10); /* poll interval */
109 /* emits 21dw + 1 surface sync = 26dw */
111 set_shaders(struct radeon_device *rdev)
113 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
115 u32 sq_pgm_resources;
117 /* setup shader regs */
118 sq_pgm_resources = (1 << 0);
121 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
122 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
123 radeon_ring_write(ring, (SQ_PGM_START_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
124 radeon_ring_write(ring, gpu_addr >> 8);
126 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
127 radeon_ring_write(ring, (SQ_PGM_RESOURCES_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
128 radeon_ring_write(ring, sq_pgm_resources);
130 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
131 radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_VS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
132 radeon_ring_write(ring, 0);
135 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.ps_offset;
136 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
137 radeon_ring_write(ring, (SQ_PGM_START_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
138 radeon_ring_write(ring, gpu_addr >> 8);
140 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
141 radeon_ring_write(ring, (SQ_PGM_RESOURCES_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
142 radeon_ring_write(ring, sq_pgm_resources | (1 << 28));
144 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
145 radeon_ring_write(ring, (SQ_PGM_EXPORTS_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
146 radeon_ring_write(ring, 2);
148 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 1));
149 radeon_ring_write(ring, (SQ_PGM_CF_OFFSET_PS - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
150 radeon_ring_write(ring, 0);
152 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.vs_offset;
153 cp_set_surface_sync(rdev, PACKET3_SH_ACTION_ENA, 512, gpu_addr);
156 /* emits 9 + 1 sync (5) = 14*/
158 set_vtx_resource(struct radeon_device *rdev, u64 gpu_addr)
160 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
161 u32 sq_vtx_constant_word2;
163 sq_vtx_constant_word2 = SQ_VTXC_BASE_ADDR_HI(upper_32_bits(gpu_addr) & 0xff) |
166 sq_vtx_constant_word2 |= SQ_VTXC_ENDIAN_SWAP(SQ_ENDIAN_8IN32);
169 radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
170 radeon_ring_write(ring, 0x460);
171 radeon_ring_write(ring, gpu_addr & 0xffffffff);
172 radeon_ring_write(ring, 48 - 1);
173 radeon_ring_write(ring, sq_vtx_constant_word2);
174 radeon_ring_write(ring, 1 << 0);
175 radeon_ring_write(ring, 0);
176 radeon_ring_write(ring, 0);
177 radeon_ring_write(ring, SQ_TEX_VTX_VALID_BUFFER << 30);
179 if ((rdev->family == CHIP_RV610) ||
180 (rdev->family == CHIP_RV620) ||
181 (rdev->family == CHIP_RS780) ||
182 (rdev->family == CHIP_RS880) ||
183 (rdev->family == CHIP_RV710))
184 cp_set_surface_sync(rdev,
185 PACKET3_TC_ACTION_ENA, 48, gpu_addr);
187 cp_set_surface_sync(rdev,
188 PACKET3_VC_ACTION_ENA, 48, gpu_addr);
193 set_tex_resource(struct radeon_device *rdev,
194 int format, int w, int h, int pitch,
195 u64 gpu_addr, u32 size)
197 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
198 uint32_t sq_tex_resource_word0, sq_tex_resource_word1, sq_tex_resource_word4;
203 sq_tex_resource_word0 = S_038000_DIM(V_038000_SQ_TEX_DIM_2D) |
204 S_038000_TILE_MODE(V_038000_ARRAY_1D_TILED_THIN1);
205 sq_tex_resource_word0 |= S_038000_PITCH((pitch >> 3) - 1) |
206 S_038000_TEX_WIDTH(w - 1);
208 sq_tex_resource_word1 = S_038004_DATA_FORMAT(format);
209 sq_tex_resource_word1 |= S_038004_TEX_HEIGHT(h - 1);
211 sq_tex_resource_word4 = S_038010_REQUEST_SIZE(1) |
212 S_038010_DST_SEL_X(SQ_SEL_X) |
213 S_038010_DST_SEL_Y(SQ_SEL_Y) |
214 S_038010_DST_SEL_Z(SQ_SEL_Z) |
215 S_038010_DST_SEL_W(SQ_SEL_W);
217 cp_set_surface_sync(rdev,
218 PACKET3_TC_ACTION_ENA, size, gpu_addr);
220 radeon_ring_write(ring, PACKET3(PACKET3_SET_RESOURCE, 7));
221 radeon_ring_write(ring, 0);
222 radeon_ring_write(ring, sq_tex_resource_word0);
223 radeon_ring_write(ring, sq_tex_resource_word1);
224 radeon_ring_write(ring, gpu_addr >> 8);
225 radeon_ring_write(ring, gpu_addr >> 8);
226 radeon_ring_write(ring, sq_tex_resource_word4);
227 radeon_ring_write(ring, 0);
228 radeon_ring_write(ring, SQ_TEX_VTX_VALID_TEXTURE << 30);
233 set_scissors(struct radeon_device *rdev, int x1, int y1,
236 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
237 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
238 radeon_ring_write(ring, (PA_SC_SCREEN_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
239 radeon_ring_write(ring, (x1 << 0) | (y1 << 16));
240 radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
242 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
243 radeon_ring_write(ring, (PA_SC_GENERIC_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
244 radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
245 radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
247 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
248 radeon_ring_write(ring, (PA_SC_WINDOW_SCISSOR_TL - PACKET3_SET_CONTEXT_REG_OFFSET) >> 2);
249 radeon_ring_write(ring, (x1 << 0) | (y1 << 16) | (1 << 31));
250 radeon_ring_write(ring, (x2 << 0) | (y2 << 16));
255 draw_auto(struct radeon_device *rdev)
257 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
258 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
259 radeon_ring_write(ring, (VGT_PRIMITIVE_TYPE - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
260 radeon_ring_write(ring, DI_PT_RECTLIST);
262 radeon_ring_write(ring, PACKET3(PACKET3_INDEX_TYPE, 0));
263 radeon_ring_write(ring,
267 DI_INDEX_SIZE_16_BIT);
269 radeon_ring_write(ring, PACKET3(PACKET3_NUM_INSTANCES, 0));
270 radeon_ring_write(ring, 1);
272 radeon_ring_write(ring, PACKET3(PACKET3_DRAW_INDEX_AUTO, 1));
273 radeon_ring_write(ring, 3);
274 radeon_ring_write(ring, DI_SRC_SEL_AUTO_INDEX);
280 set_default_state(struct radeon_device *rdev)
282 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
283 u32 sq_config, sq_gpr_resource_mgmt_1, sq_gpr_resource_mgmt_2;
284 u32 sq_thread_resource_mgmt, sq_stack_resource_mgmt_1, sq_stack_resource_mgmt_2;
285 int num_ps_gprs, num_vs_gprs, num_temp_gprs, num_gs_gprs, num_es_gprs;
286 int num_ps_threads, num_vs_threads, num_gs_threads, num_es_threads;
287 int num_ps_stack_entries, num_vs_stack_entries, num_gs_stack_entries, num_es_stack_entries;
291 switch (rdev->family) {
298 num_ps_threads = 136;
302 num_ps_stack_entries = 128;
303 num_vs_stack_entries = 128;
304 num_gs_stack_entries = 0;
305 num_es_stack_entries = 0;
314 num_ps_threads = 144;
318 num_ps_stack_entries = 40;
319 num_vs_stack_entries = 40;
320 num_gs_stack_entries = 32;
321 num_es_stack_entries = 16;
333 num_ps_threads = 136;
337 num_ps_stack_entries = 40;
338 num_vs_stack_entries = 40;
339 num_gs_stack_entries = 32;
340 num_es_stack_entries = 16;
348 num_ps_threads = 136;
352 num_ps_stack_entries = 40;
353 num_vs_stack_entries = 40;
354 num_gs_stack_entries = 32;
355 num_es_stack_entries = 16;
363 num_ps_threads = 188;
367 num_ps_stack_entries = 256;
368 num_vs_stack_entries = 256;
369 num_gs_stack_entries = 0;
370 num_es_stack_entries = 0;
379 num_ps_threads = 188;
383 num_ps_stack_entries = 128;
384 num_vs_stack_entries = 128;
385 num_gs_stack_entries = 0;
386 num_es_stack_entries = 0;
394 num_ps_threads = 144;
398 num_ps_stack_entries = 128;
399 num_vs_stack_entries = 128;
400 num_gs_stack_entries = 0;
401 num_es_stack_entries = 0;
405 if ((rdev->family == CHIP_RV610) ||
406 (rdev->family == CHIP_RV620) ||
407 (rdev->family == CHIP_RS780) ||
408 (rdev->family == CHIP_RS880) ||
409 (rdev->family == CHIP_RV710))
412 sq_config = VC_ENABLE;
414 sq_config |= (DX9_CONSTS |
415 ALU_INST_PREFER_VECTOR |
421 sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(num_ps_gprs) |
422 NUM_VS_GPRS(num_vs_gprs) |
423 NUM_CLAUSE_TEMP_GPRS(num_temp_gprs));
424 sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(num_gs_gprs) |
425 NUM_ES_GPRS(num_es_gprs));
426 sq_thread_resource_mgmt = (NUM_PS_THREADS(num_ps_threads) |
427 NUM_VS_THREADS(num_vs_threads) |
428 NUM_GS_THREADS(num_gs_threads) |
429 NUM_ES_THREADS(num_es_threads));
430 sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(num_ps_stack_entries) |
431 NUM_VS_STACK_ENTRIES(num_vs_stack_entries));
432 sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(num_gs_stack_entries) |
433 NUM_ES_STACK_ENTRIES(num_es_stack_entries));
435 /* emit an IB pointing at default state */
436 dwords = ALIGN(rdev->r600_blit.state_len, 0x10);
437 gpu_addr = rdev->r600_blit.shader_gpu_addr + rdev->r600_blit.state_offset;
438 radeon_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
439 radeon_ring_write(ring,
443 (gpu_addr & 0xFFFFFFFC));
444 radeon_ring_write(ring, upper_32_bits(gpu_addr) & 0xFF);
445 radeon_ring_write(ring, dwords);
448 radeon_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 6));
449 radeon_ring_write(ring, (SQ_CONFIG - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
450 radeon_ring_write(ring, sq_config);
451 radeon_ring_write(ring, sq_gpr_resource_mgmt_1);
452 radeon_ring_write(ring, sq_gpr_resource_mgmt_2);
453 radeon_ring_write(ring, sq_thread_resource_mgmt);
454 radeon_ring_write(ring, sq_stack_resource_mgmt_1);
455 radeon_ring_write(ring, sq_stack_resource_mgmt_2);
458 int r600_blit_init(struct radeon_device *rdev)
464 int num_packet2s = 0;
466 rdev->r600_blit.primitives.set_render_target = set_render_target;
467 rdev->r600_blit.primitives.cp_set_surface_sync = cp_set_surface_sync;
468 rdev->r600_blit.primitives.set_shaders = set_shaders;
469 rdev->r600_blit.primitives.set_vtx_resource = set_vtx_resource;
470 rdev->r600_blit.primitives.set_tex_resource = set_tex_resource;
471 rdev->r600_blit.primitives.set_scissors = set_scissors;
472 rdev->r600_blit.primitives.draw_auto = draw_auto;
473 rdev->r600_blit.primitives.set_default_state = set_default_state;
475 rdev->r600_blit.ring_size_common = 8; /* sync semaphore */
476 rdev->r600_blit.ring_size_common += 40; /* shaders + def state */
477 rdev->r600_blit.ring_size_common += 5; /* done copy */
478 rdev->r600_blit.ring_size_common += 16; /* fence emit for done copy */
480 rdev->r600_blit.ring_size_per_loop = 76;
481 /* set_render_target emits 2 extra dwords on rv6xx */
482 if (rdev->family > CHIP_R600 && rdev->family < CHIP_RV770)
483 rdev->r600_blit.ring_size_per_loop += 2;
485 rdev->r600_blit.max_dim = 8192;
487 rdev->r600_blit.state_offset = 0;
489 if (rdev->family >= CHIP_RV770)
490 rdev->r600_blit.state_len = r7xx_default_size;
492 rdev->r600_blit.state_len = r6xx_default_size;
494 dwords = rdev->r600_blit.state_len;
495 while (dwords & 0xf) {
496 packet2s[num_packet2s++] = cpu_to_le32(PACKET2(0));
500 obj_size = dwords * 4;
501 obj_size = ALIGN(obj_size, 256);
503 rdev->r600_blit.vs_offset = obj_size;
504 obj_size += r6xx_vs_size * 4;
505 obj_size = ALIGN(obj_size, 256);
507 rdev->r600_blit.ps_offset = obj_size;
508 obj_size += r6xx_ps_size * 4;
509 obj_size = ALIGN(obj_size, 256);
511 /* pin copy shader into vram if not already initialized */
512 if (rdev->r600_blit.shader_obj == NULL) {
513 r = radeon_bo_create(rdev, obj_size, PAGE_SIZE, true,
514 RADEON_GEM_DOMAIN_VRAM,
515 NULL, &rdev->r600_blit.shader_obj);
517 DRM_ERROR("r600 failed to allocate shader\n");
521 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
522 if (unlikely(r != 0))
524 r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
525 &rdev->r600_blit.shader_gpu_addr);
526 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
528 dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
533 DRM_DEBUG("r6xx blit allocated bo %08x vs %08x ps %08x\n",
535 rdev->r600_blit.vs_offset, rdev->r600_blit.ps_offset);
537 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
538 if (unlikely(r != 0))
540 r = radeon_bo_kmap(rdev->r600_blit.shader_obj, &ptr);
542 DRM_ERROR("failed to map blit object %d\n", r);
545 if (rdev->family >= CHIP_RV770)
546 memcpy_toio(ptr + rdev->r600_blit.state_offset,
547 r7xx_default_state, rdev->r600_blit.state_len * 4);
549 memcpy_toio(ptr + rdev->r600_blit.state_offset,
550 r6xx_default_state, rdev->r600_blit.state_len * 4);
552 memcpy_toio(ptr + rdev->r600_blit.state_offset + (rdev->r600_blit.state_len * 4),
553 packet2s, num_packet2s * 4);
554 for (i = 0; i < r6xx_vs_size; i++)
555 *(u32 *)((unsigned long)ptr + rdev->r600_blit.vs_offset + i * 4) = cpu_to_le32(r6xx_vs[i]);
556 for (i = 0; i < r6xx_ps_size; i++)
557 *(u32 *)((unsigned long)ptr + rdev->r600_blit.ps_offset + i * 4) = cpu_to_le32(r6xx_ps[i]);
558 radeon_bo_kunmap(rdev->r600_blit.shader_obj);
559 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
561 radeon_ttm_set_active_vram_size(rdev, rdev->mc.real_vram_size);
565 void r600_blit_fini(struct radeon_device *rdev)
569 radeon_ttm_set_active_vram_size(rdev, rdev->mc.visible_vram_size);
570 if (rdev->r600_blit.shader_obj == NULL)
572 /* If we can't reserve the bo, unref should be enough to destroy
573 * it when it becomes idle.
575 r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
577 radeon_bo_unpin(rdev->r600_blit.shader_obj);
578 radeon_bo_unreserve(rdev->r600_blit.shader_obj);
580 radeon_bo_unref(&rdev->r600_blit.shader_obj);
583 static unsigned r600_blit_create_rect(unsigned num_gpu_pages,
584 int *width, int *height, int max_dim)
587 unsigned pages = num_gpu_pages;
590 if (num_gpu_pages == 0) {
591 /* not supposed to be called with no pages, but just in case */
599 while (num_gpu_pages / rect_order) {
607 max_pages = (max_dim * h) / (RECT_UNIT_W * RECT_UNIT_H);
608 if (pages > max_pages)
610 w = (pages * RECT_UNIT_W * RECT_UNIT_H) / h;
611 w = (w / RECT_UNIT_W) * RECT_UNIT_W;
612 pages = (w * h) / (RECT_UNIT_W * RECT_UNIT_H);
617 DRM_DEBUG("blit_rectangle: h=%d, w=%d, pages=%d\n", h, w, pages);
619 /* return width and height only of the caller wants it */
629 int r600_blit_prepare_copy(struct radeon_device *rdev, unsigned num_gpu_pages,
630 struct radeon_fence **fence, struct radeon_sa_bo **vb,
631 struct radeon_semaphore **sem)
633 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
637 int dwords_per_loop = rdev->r600_blit.ring_size_per_loop;
640 while (num_gpu_pages) {
642 r600_blit_create_rect(num_gpu_pages, NULL, NULL,
643 rdev->r600_blit.max_dim);
647 /* 48 bytes for vertex per loop */
648 r = radeon_sa_bo_new(rdev, &rdev->ring_tmp_bo, vb,
649 (num_loops*48)+256, 256, true);
654 r = radeon_semaphore_create(rdev, sem);
656 radeon_sa_bo_free(rdev, vb, NULL);
660 /* calculate number of loops correctly */
661 ring_size = num_loops * dwords_per_loop;
662 ring_size += rdev->r600_blit.ring_size_common;
663 r = radeon_ring_lock(rdev, ring, ring_size);
665 radeon_sa_bo_free(rdev, vb, NULL);
666 radeon_semaphore_free(rdev, sem, NULL);
670 if (radeon_fence_need_sync(*fence, RADEON_RING_TYPE_GFX_INDEX)) {
671 radeon_semaphore_sync_rings(rdev, *sem, (*fence)->ring,
672 RADEON_RING_TYPE_GFX_INDEX);
673 radeon_fence_note_sync(*fence, RADEON_RING_TYPE_GFX_INDEX);
675 radeon_semaphore_free(rdev, sem, NULL);
678 rdev->r600_blit.primitives.set_default_state(rdev);
679 rdev->r600_blit.primitives.set_shaders(rdev);
683 void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence **fence,
684 struct radeon_sa_bo *vb, struct radeon_semaphore *sem)
686 struct radeon_ring *ring = &rdev->ring[RADEON_RING_TYPE_GFX_INDEX];
689 r = radeon_fence_emit(rdev, fence, RADEON_RING_TYPE_GFX_INDEX);
691 radeon_ring_unlock_undo(rdev, ring);
695 radeon_ring_unlock_commit(rdev, ring);
696 radeon_sa_bo_free(rdev, &vb, *fence);
697 radeon_semaphore_free(rdev, &sem, *fence);
700 void r600_kms_blit_copy(struct radeon_device *rdev,
701 u64 src_gpu_addr, u64 dst_gpu_addr,
702 unsigned num_gpu_pages,
703 struct radeon_sa_bo *vb)
708 DRM_DEBUG("emitting copy %16llx %16llx %d\n",
709 src_gpu_addr, dst_gpu_addr, num_gpu_pages);
710 vb_cpu_addr = (u32 *)radeon_sa_bo_cpu_addr(vb);
711 vb_gpu_addr = radeon_sa_bo_gpu_addr(vb);
713 while (num_gpu_pages) {
715 unsigned size_in_bytes;
716 unsigned pages_per_loop =
717 r600_blit_create_rect(num_gpu_pages, &w, &h,
718 rdev->r600_blit.max_dim);
720 size_in_bytes = pages_per_loop * RADEON_GPU_PAGE_SIZE;
721 DRM_DEBUG("rectangle w=%d h=%d\n", w, h);
729 vb_cpu_addr[5] = int2float(h);
731 vb_cpu_addr[7] = int2float(h);
733 vb_cpu_addr[8] = int2float(w);
734 vb_cpu_addr[9] = int2float(h);
735 vb_cpu_addr[10] = int2float(w);
736 vb_cpu_addr[11] = int2float(h);
738 rdev->r600_blit.primitives.set_tex_resource(rdev, FMT_8_8_8_8,
739 w, h, w, src_gpu_addr, size_in_bytes);
740 rdev->r600_blit.primitives.set_render_target(rdev, COLOR_8_8_8_8,
742 rdev->r600_blit.primitives.set_scissors(rdev, 0, 0, w, h);
743 rdev->r600_blit.primitives.set_vtx_resource(rdev, vb_gpu_addr);
744 rdev->r600_blit.primitives.draw_auto(rdev);
745 rdev->r600_blit.primitives.cp_set_surface_sync(rdev,
746 PACKET3_CB_ACTION_ENA | PACKET3_CB0_DEST_BASE_ENA,
747 size_in_bytes, dst_gpu_addr);
751 src_gpu_addr += size_in_bytes;
752 dst_gpu_addr += size_in_bytes;
753 num_gpu_pages -= pages_per_loop;