rtc: fix coh901331 startup crash
[pandora-kernel.git] / arch / xtensa / kernel / irq.c
1 /*
2  * linux/arch/xtensa/kernel/irq.c
3  *
4  * Xtensa built-in interrupt controller and some generic functions copied
5  * from i386.
6  *
7  * Copyright (C) 2002 - 2006 Tensilica, Inc.
8  * Copyright (C) 1992, 1998 Linus Torvalds, Ingo Molnar
9  *
10  *
11  * Chris Zankel <chris@zankel.net>
12  * Kevin Chea
13  *
14  */
15
16 #include <linux/module.h>
17 #include <linux/seq_file.h>
18 #include <linux/interrupt.h>
19 #include <linux/irq.h>
20 #include <linux/kernel_stat.h>
21
22 #include <asm/uaccess.h>
23 #include <asm/platform.h>
24
25 static unsigned int cached_irq_mask;
26
27 atomic_t irq_err_count;
28
29 /*
30  * do_IRQ handles all normal device IRQ's (the special
31  * SMP cross-CPU interrupts have their own specific
32  * handlers).
33  */
34
35 asmlinkage void do_IRQ(int irq, struct pt_regs *regs)
36 {
37         struct pt_regs *old_regs = set_irq_regs(regs);
38
39         if (irq >= NR_IRQS) {
40                 printk(KERN_EMERG "%s: cannot handle IRQ %d\n",
41                                 __func__, irq);
42         }
43
44         irq_enter();
45
46 #ifdef CONFIG_DEBUG_STACKOVERFLOW
47         /* Debugging check for stack overflow: is there less than 1KB free? */
48         {
49                 unsigned long sp;
50
51                 __asm__ __volatile__ ("mov %0, a1\n" : "=a" (sp));
52                 sp &= THREAD_SIZE - 1;
53
54                 if (unlikely(sp < (sizeof(thread_info) + 1024)))
55                         printk("Stack overflow in do_IRQ: %ld\n",
56                                sp - sizeof(struct thread_info));
57         }
58 #endif
59         generic_handle_irq(irq);
60
61         irq_exit();
62         set_irq_regs(old_regs);
63 }
64
65 int arch_show_interrupts(struct seq_file *p, int prec)
66 {
67         int j;
68
69         seq_printf(p, "%*s: ", prec, "NMI");
70         for_each_online_cpu(j)
71                 seq_printf(p, "%10u ", nmi_count(j));
72         seq_putc(p, '\n');
73         seq_printf(p, "%*s: ", prec, "ERR");
74         seq_printf(p, "%10u\n", atomic_read(&irq_err_count));
75         return 0;
76 }
77
78 static void xtensa_irq_mask(struct irq_chip *d)
79 {
80         cached_irq_mask &= ~(1 << d->irq);
81         set_sr (cached_irq_mask, INTENABLE);
82 }
83
84 static void xtensa_irq_unmask(struct irq_chip *d)
85 {
86         cached_irq_mask |= 1 << d->irq;
87         set_sr (cached_irq_mask, INTENABLE);
88 }
89
90 static void xtensa_irq_enable(struct irq_chip *d)
91 {
92         variant_irq_enable(d->irq);
93         xtensa_irq_unmask(d->irq);
94 }
95
96 static void xtensa_irq_disable(struct irq_chip *d)
97 {
98         xtensa_irq_mask(d->irq);
99         variant_irq_disable(d->irq);
100 }
101
102 static void xtensa_irq_ack(struct irq_chip *d)
103 {
104         set_sr(1 << d->irq, INTCLEAR);
105 }
106
107 static int xtensa_irq_retrigger(struct irq_chip *d)
108 {
109         set_sr (1 << d->irq, INTSET);
110         return 1;
111 }
112
113
114 static struct irq_chip xtensa_irq_chip = {
115         .name           = "xtensa",
116         .irq_enable     = xtensa_irq_enable,
117         .irq_disable    = xtensa_irq_disable,
118         .irq_mask       = xtensa_irq_mask,
119         .irq_unmask     = xtensa_irq_unmask,
120         .irq_ack        = xtensa_irq_ack,
121         .irq_retrigger  = xtensa_irq_retrigger,
122 };
123
124 void __init init_IRQ(void)
125 {
126         int index;
127
128         for (index = 0; index < XTENSA_NR_IRQS; index++) {
129                 int mask = 1 << index;
130
131                 if (mask & XCHAL_INTTYPE_MASK_SOFTWARE)
132                         irq_set_chip_and_handler(index, &xtensa_irq_chip,
133                                                  handle_simple_irq);
134
135                 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_EDGE)
136                         irq_set_chip_and_handler(index, &xtensa_irq_chip,
137                                                  handle_edge_irq);
138
139                 else if (mask & XCHAL_INTTYPE_MASK_EXTERN_LEVEL)
140                         irq_set_chip_and_handler(index, &xtensa_irq_chip,
141                                                  handle_level_irq);
142
143                 else if (mask & XCHAL_INTTYPE_MASK_TIMER)
144                         irq_set_chip_and_handler(index, &xtensa_irq_chip,
145                                                  handle_edge_irq);
146
147                 else    /* XCHAL_INTTYPE_MASK_WRITE_ERROR */
148                         /* XCHAL_INTTYPE_MASK_NMI */
149
150                         irq_set_chip_and_handler(index, &xtensa_irq_chip,
151                                                  handle_level_irq);
152         }
153
154         cached_irq_mask = 0;
155
156         variant_init_irq();
157 }