Merge branch 'x86-mm-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[pandora-kernel.git] / arch / mips / loongson / lemote-2f / irq.c
1 /*
2  * Copyright (C) 2007 Lemote Inc.
3  * Author: Fuxin Zhang, zhangfx@lemote.com
4  *
5  *  This program is free software; you can redistribute  it and/or modify it
6  *  under  the terms of  the GNU General  Public License as published by the
7  *  Free Software Foundation;  either version 2 of the  License, or (at your
8  *  option) any later version.
9  */
10
11 #include <linux/interrupt.h>
12 #include <linux/module.h>
13
14 #include <asm/irq_cpu.h>
15 #include <asm/i8259.h>
16 #include <asm/mipsregs.h>
17
18 #include <loongson.h>
19 #include <machine.h>
20
21 #define LOONGSON_TIMER_IRQ      (MIPS_CPU_IRQ_BASE + 7) /* cpu timer */
22 #define LOONGSON_PERFCNT_IRQ    (MIPS_CPU_IRQ_BASE + 6) /* cpu perf counter */
23 #define LOONGSON_NORTH_BRIDGE_IRQ       (MIPS_CPU_IRQ_BASE + 6) /* bonito */
24 #define LOONGSON_UART_IRQ       (MIPS_CPU_IRQ_BASE + 3) /* cpu serial port */
25 #define LOONGSON_SOUTH_BRIDGE_IRQ       (MIPS_CPU_IRQ_BASE + 2) /* i8259 */
26
27 #define LOONGSON_INT_BIT_INT0           (1 << 11)
28 #define LOONGSON_INT_BIT_INT1           (1 << 12)
29
30 /*
31  * The generic i8259_irq() make the kernel hang on booting.  Since we cannot
32  * get the irq via the IRR directly, we access the ISR instead.
33  */
34 int mach_i8259_irq(void)
35 {
36         int irq, isr;
37
38         irq = -1;
39
40         if ((LOONGSON_INTISR & LOONGSON_INTEN) & LOONGSON_INT_BIT_INT0) {
41                 raw_spin_lock(&i8259A_lock);
42                 isr = inb(PIC_MASTER_CMD) &
43                         ~inb(PIC_MASTER_IMR) & ~(1 << PIC_CASCADE_IR);
44                 if (!isr)
45                         isr = (inb(PIC_SLAVE_CMD) & ~inb(PIC_SLAVE_IMR)) << 8;
46                 irq = ffs(isr) - 1;
47                 if (unlikely(irq == 7)) {
48                         /*
49                          * This may be a spurious interrupt.
50                          *
51                          * Read the interrupt status register (ISR). If the most
52                          * significant bit is not set then there is no valid
53                          * interrupt.
54                          */
55                         outb(0x0B, PIC_MASTER_ISR);     /* ISR register */
56                         if (~inb(PIC_MASTER_ISR) & 0x80)
57                                 irq = -1;
58                 }
59                 raw_spin_unlock(&i8259A_lock);
60         }
61
62         return irq;
63 }
64 EXPORT_SYMBOL(mach_i8259_irq);
65
66 static void i8259_irqdispatch(void)
67 {
68         int irq;
69
70         irq = mach_i8259_irq();
71         if (irq >= 0)
72                 do_IRQ(irq);
73         else
74                 spurious_interrupt();
75 }
76
77 void mach_irq_dispatch(unsigned int pending)
78 {
79         if (pending & CAUSEF_IP7)
80                 do_IRQ(LOONGSON_TIMER_IRQ);
81         else if (pending & CAUSEF_IP6) {        /* North Bridge, Perf counter */
82 #if defined(CONFIG_OPROFILE) || defined(CONFIG_OPROFILE_MODULE)
83                 do_IRQ(LOONGSON2_PERFCNT_IRQ);
84 #endif
85                 bonito_irqdispatch();
86         } else if (pending & CAUSEF_IP3)        /* CPU UART */
87                 do_IRQ(LOONGSON_UART_IRQ);
88         else if (pending & CAUSEF_IP2)  /* South Bridge */
89                 i8259_irqdispatch();
90         else
91                 spurious_interrupt();
92 }
93
94 void __init set_irq_trigger_mode(void)
95 {
96         /* setup cs5536 as high level trigger */
97         LOONGSON_INTPOL = LOONGSON_INT_BIT_INT0 | LOONGSON_INT_BIT_INT1;
98         LOONGSON_INTEDGE &= ~(LOONGSON_INT_BIT_INT0 | LOONGSON_INT_BIT_INT1);
99 }
100
101 static irqreturn_t ip6_action(int cpl, void *dev_id)
102 {
103         return IRQ_HANDLED;
104 }
105
106 struct irqaction ip6_irqaction = {
107         .handler = ip6_action,
108         .name = "cascade",
109         .flags = IRQF_SHARED,
110 };
111
112 struct irqaction cascade_irqaction = {
113         .handler = no_action,
114         .name = "cascade",
115 };
116
117 void __init mach_init_irq(void)
118 {
119         /* init all controller
120          *   0-15         ------> i8259 interrupt
121          *   16-23        ------> mips cpu interrupt
122          *   32-63        ------> bonito irq
123          */
124
125         /* Sets the first-level interrupt dispatcher. */
126         mips_cpu_irq_init();
127         init_i8259_irqs();
128         bonito_irq_init();
129
130         /* setup north bridge irq (bonito) */
131         setup_irq(LOONGSON_NORTH_BRIDGE_IRQ, &ip6_irqaction);
132         /* setup source bridge irq (i8259) */
133         setup_irq(LOONGSON_SOUTH_BRIDGE_IRQ, &cascade_irqaction);
134 }