2 * omap_hwmod_3xxx_data.c - hardware modules present on the OMAP3xxx chips
4 * Copyright (C) 2009-2011 Nokia Corporation
7 * This program is free software; you can redistribute it and/or modify
8 * it under the terms of the GNU General Public License version 2 as
9 * published by the Free Software Foundation.
11 * The data in this file should be completely autogeneratable from
12 * the TI hardware database or other technical documentation.
14 * XXX these should be marked initdata for multi-OMAP kernels
16 #include <plat/omap_hwmod.h>
17 #include <mach/irqs.h>
20 #include <plat/serial.h>
21 #include <plat/l3_3xxx.h>
22 #include <plat/l4_3xxx.h>
24 #include <plat/gpio.h>
26 #include <plat/mcbsp.h>
27 #include <plat/mcspi.h>
28 #include <plat/dmtimer.h>
30 #include "omap_hwmod_common_data.h"
32 #include "smartreflex.h"
33 #include "prm-regbits-34xx.h"
34 #include "cm-regbits-34xx.h"
36 #include <mach/am35xx.h>
39 * OMAP3xxx hardware module integration data
41 * ALl of the data in this section should be autogeneratable from the
42 * TI hardware database or other technical documentation. Data that
43 * is driver-specific or driver-kernel integration-specific belongs
47 static struct omap_hwmod omap3xxx_mpu_hwmod;
48 static struct omap_hwmod omap3xxx_iva_hwmod;
49 static struct omap_hwmod omap3xxx_l3_main_hwmod;
50 static struct omap_hwmod omap3xxx_l4_core_hwmod;
51 static struct omap_hwmod omap3xxx_l4_per_hwmod;
52 static struct omap_hwmod omap3xxx_wd_timer2_hwmod;
53 static struct omap_hwmod omap3430es1_dss_core_hwmod;
54 static struct omap_hwmod omap3xxx_dss_core_hwmod;
55 static struct omap_hwmod omap3xxx_dss_dispc_hwmod;
56 static struct omap_hwmod omap3xxx_dss_dsi1_hwmod;
57 static struct omap_hwmod omap3xxx_dss_rfbi_hwmod;
58 static struct omap_hwmod omap3xxx_dss_venc_hwmod;
59 static struct omap_hwmod omap3xxx_i2c1_hwmod;
60 static struct omap_hwmod omap3xxx_i2c2_hwmod;
61 static struct omap_hwmod omap3xxx_i2c3_hwmod;
62 static struct omap_hwmod omap3xxx_gpio1_hwmod;
63 static struct omap_hwmod omap3xxx_gpio2_hwmod;
64 static struct omap_hwmod omap3xxx_gpio3_hwmod;
65 static struct omap_hwmod omap3xxx_gpio4_hwmod;
66 static struct omap_hwmod omap3xxx_gpio5_hwmod;
67 static struct omap_hwmod omap3xxx_gpio6_hwmod;
68 static struct omap_hwmod omap34xx_sr1_hwmod;
69 static struct omap_hwmod omap34xx_sr2_hwmod;
70 static struct omap_hwmod omap34xx_mcspi1;
71 static struct omap_hwmod omap34xx_mcspi2;
72 static struct omap_hwmod omap34xx_mcspi3;
73 static struct omap_hwmod omap34xx_mcspi4;
74 static struct omap_hwmod omap3xxx_mmc1_hwmod;
75 static struct omap_hwmod omap3xxx_mmc2_hwmod;
76 static struct omap_hwmod omap3xxx_mmc3_hwmod;
77 static struct omap_hwmod am35xx_usbhsotg_hwmod;
79 static struct omap_hwmod omap3xxx_dma_system_hwmod;
81 static struct omap_hwmod omap3xxx_mcbsp1_hwmod;
82 static struct omap_hwmod omap3xxx_mcbsp2_hwmod;
83 static struct omap_hwmod omap3xxx_mcbsp3_hwmod;
84 static struct omap_hwmod omap3xxx_mcbsp4_hwmod;
85 static struct omap_hwmod omap3xxx_mcbsp5_hwmod;
86 static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod;
87 static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod;
89 /* L3 -> L4_CORE interface */
90 static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_core = {
91 .master = &omap3xxx_l3_main_hwmod,
92 .slave = &omap3xxx_l4_core_hwmod,
93 .user = OCP_USER_MPU | OCP_USER_SDMA,
96 /* L3 -> L4_PER interface */
97 static struct omap_hwmod_ocp_if omap3xxx_l3_main__l4_per = {
98 .master = &omap3xxx_l3_main_hwmod,
99 .slave = &omap3xxx_l4_per_hwmod,
100 .user = OCP_USER_MPU | OCP_USER_SDMA,
103 /* L3 taret configuration and error log registers */
104 static struct omap_hwmod_irq_info omap3xxx_l3_main_irqs[] = {
105 { .irq = INT_34XX_L3_DBG_IRQ },
106 { .irq = INT_34XX_L3_APP_IRQ },
110 static struct omap_hwmod_addr_space omap3xxx_l3_main_addrs[] = {
112 .pa_start = 0x68000000,
113 .pa_end = 0x6800ffff,
114 .flags = ADDR_TYPE_RT,
119 /* MPU -> L3 interface */
120 static struct omap_hwmod_ocp_if omap3xxx_mpu__l3_main = {
121 .master = &omap3xxx_mpu_hwmod,
122 .slave = &omap3xxx_l3_main_hwmod,
123 .addr = omap3xxx_l3_main_addrs,
124 .user = OCP_USER_MPU,
127 /* Slave interfaces on the L3 interconnect */
128 static struct omap_hwmod_ocp_if *omap3xxx_l3_main_slaves[] = {
129 &omap3xxx_mpu__l3_main,
133 static struct omap_hwmod_ocp_if omap3xxx_dss__l3 = {
134 .master = &omap3xxx_dss_core_hwmod,
135 .slave = &omap3xxx_l3_main_hwmod,
138 .l3_perm_bit = OMAP3_L3_CORE_FW_INIT_ID_DSS,
139 .flags = OMAP_FIREWALL_L3,
142 .user = OCP_USER_MPU | OCP_USER_SDMA,
145 /* Master interfaces on the L3 interconnect */
146 static struct omap_hwmod_ocp_if *omap3xxx_l3_main_masters[] = {
147 &omap3xxx_l3_main__l4_core,
148 &omap3xxx_l3_main__l4_per,
152 static struct omap_hwmod omap3xxx_l3_main_hwmod = {
154 .class = &l3_hwmod_class,
155 .mpu_irqs = omap3xxx_l3_main_irqs,
156 .masters = omap3xxx_l3_main_masters,
157 .masters_cnt = ARRAY_SIZE(omap3xxx_l3_main_masters),
158 .slaves = omap3xxx_l3_main_slaves,
159 .slaves_cnt = ARRAY_SIZE(omap3xxx_l3_main_slaves),
160 .flags = HWMOD_NO_IDLEST,
163 static struct omap_hwmod omap3xxx_l4_wkup_hwmod;
164 static struct omap_hwmod omap3xxx_uart1_hwmod;
165 static struct omap_hwmod omap3xxx_uart2_hwmod;
166 static struct omap_hwmod omap3xxx_uart3_hwmod;
167 static struct omap_hwmod omap3xxx_uart4_hwmod;
168 static struct omap_hwmod omap3xxx_usbhsotg_hwmod;
170 /* l3_core -> usbhsotg interface */
171 static struct omap_hwmod_ocp_if omap3xxx_usbhsotg__l3 = {
172 .master = &omap3xxx_usbhsotg_hwmod,
173 .slave = &omap3xxx_l3_main_hwmod,
174 .clk = "core_l3_ick",
175 .user = OCP_USER_MPU,
178 /* l3_core -> am35xx_usbhsotg interface */
179 static struct omap_hwmod_ocp_if am35xx_usbhsotg__l3 = {
180 .master = &am35xx_usbhsotg_hwmod,
181 .slave = &omap3xxx_l3_main_hwmod,
182 .clk = "core_l3_ick",
183 .user = OCP_USER_MPU,
185 /* L4_CORE -> L4_WKUP interface */
186 static struct omap_hwmod_ocp_if omap3xxx_l4_core__l4_wkup = {
187 .master = &omap3xxx_l4_core_hwmod,
188 .slave = &omap3xxx_l4_wkup_hwmod,
189 .user = OCP_USER_MPU | OCP_USER_SDMA,
192 /* L4 CORE -> MMC1 interface */
193 static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc1 = {
194 .master = &omap3xxx_l4_core_hwmod,
195 .slave = &omap3xxx_mmc1_hwmod,
197 .addr = omap2430_mmc1_addr_space,
198 .user = OCP_USER_MPU | OCP_USER_SDMA,
199 .flags = OMAP_FIREWALL_L4
202 /* L4 CORE -> MMC2 interface */
203 static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc2 = {
204 .master = &omap3xxx_l4_core_hwmod,
205 .slave = &omap3xxx_mmc2_hwmod,
207 .addr = omap2430_mmc2_addr_space,
208 .user = OCP_USER_MPU | OCP_USER_SDMA,
209 .flags = OMAP_FIREWALL_L4
212 /* L4 CORE -> MMC3 interface */
213 static struct omap_hwmod_addr_space omap3xxx_mmc3_addr_space[] = {
215 .pa_start = 0x480ad000,
216 .pa_end = 0x480ad1ff,
217 .flags = ADDR_TYPE_RT,
222 static struct omap_hwmod_ocp_if omap3xxx_l4_core__mmc3 = {
223 .master = &omap3xxx_l4_core_hwmod,
224 .slave = &omap3xxx_mmc3_hwmod,
226 .addr = omap3xxx_mmc3_addr_space,
227 .user = OCP_USER_MPU | OCP_USER_SDMA,
228 .flags = OMAP_FIREWALL_L4
231 /* L4 CORE -> UART1 interface */
232 static struct omap_hwmod_addr_space omap3xxx_uart1_addr_space[] = {
234 .pa_start = OMAP3_UART1_BASE,
235 .pa_end = OMAP3_UART1_BASE + SZ_8K - 1,
236 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
241 static struct omap_hwmod_ocp_if omap3_l4_core__uart1 = {
242 .master = &omap3xxx_l4_core_hwmod,
243 .slave = &omap3xxx_uart1_hwmod,
245 .addr = omap3xxx_uart1_addr_space,
246 .user = OCP_USER_MPU | OCP_USER_SDMA,
249 /* L4 CORE -> UART2 interface */
250 static struct omap_hwmod_addr_space omap3xxx_uart2_addr_space[] = {
252 .pa_start = OMAP3_UART2_BASE,
253 .pa_end = OMAP3_UART2_BASE + SZ_1K - 1,
254 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
259 static struct omap_hwmod_ocp_if omap3_l4_core__uart2 = {
260 .master = &omap3xxx_l4_core_hwmod,
261 .slave = &omap3xxx_uart2_hwmod,
263 .addr = omap3xxx_uart2_addr_space,
264 .user = OCP_USER_MPU | OCP_USER_SDMA,
267 /* L4 PER -> UART3 interface */
268 static struct omap_hwmod_addr_space omap3xxx_uart3_addr_space[] = {
270 .pa_start = OMAP3_UART3_BASE,
271 .pa_end = OMAP3_UART3_BASE + SZ_1K - 1,
272 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
277 static struct omap_hwmod_ocp_if omap3_l4_per__uart3 = {
278 .master = &omap3xxx_l4_per_hwmod,
279 .slave = &omap3xxx_uart3_hwmod,
281 .addr = omap3xxx_uart3_addr_space,
282 .user = OCP_USER_MPU | OCP_USER_SDMA,
285 /* L4 PER -> UART4 interface */
286 static struct omap_hwmod_addr_space omap3xxx_uart4_addr_space[] = {
288 .pa_start = OMAP3_UART4_BASE,
289 .pa_end = OMAP3_UART4_BASE + SZ_1K - 1,
290 .flags = ADDR_MAP_ON_INIT | ADDR_TYPE_RT,
295 static struct omap_hwmod_ocp_if omap3_l4_per__uart4 = {
296 .master = &omap3xxx_l4_per_hwmod,
297 .slave = &omap3xxx_uart4_hwmod,
299 .addr = omap3xxx_uart4_addr_space,
300 .user = OCP_USER_MPU | OCP_USER_SDMA,
303 /* L4 CORE -> I2C1 interface */
304 static struct omap_hwmod_ocp_if omap3_l4_core__i2c1 = {
305 .master = &omap3xxx_l4_core_hwmod,
306 .slave = &omap3xxx_i2c1_hwmod,
308 .addr = omap2_i2c1_addr_space,
311 .l4_fw_region = OMAP3_L4_CORE_FW_I2C1_REGION,
313 .flags = OMAP_FIREWALL_L4,
316 .user = OCP_USER_MPU | OCP_USER_SDMA,
319 /* L4 CORE -> I2C2 interface */
320 static struct omap_hwmod_ocp_if omap3_l4_core__i2c2 = {
321 .master = &omap3xxx_l4_core_hwmod,
322 .slave = &omap3xxx_i2c2_hwmod,
324 .addr = omap2_i2c2_addr_space,
327 .l4_fw_region = OMAP3_L4_CORE_FW_I2C2_REGION,
329 .flags = OMAP_FIREWALL_L4,
332 .user = OCP_USER_MPU | OCP_USER_SDMA,
335 /* L4 CORE -> I2C3 interface */
336 static struct omap_hwmod_addr_space omap3xxx_i2c3_addr_space[] = {
338 .pa_start = 0x48060000,
339 .pa_end = 0x48060000 + SZ_128 - 1,
340 .flags = ADDR_TYPE_RT,
345 static struct omap_hwmod_ocp_if omap3_l4_core__i2c3 = {
346 .master = &omap3xxx_l4_core_hwmod,
347 .slave = &omap3xxx_i2c3_hwmod,
349 .addr = omap3xxx_i2c3_addr_space,
352 .l4_fw_region = OMAP3_L4_CORE_FW_I2C3_REGION,
354 .flags = OMAP_FIREWALL_L4,
357 .user = OCP_USER_MPU | OCP_USER_SDMA,
360 static struct omap_hwmod_irq_info omap3_smartreflex_mpu_irqs[] = {
365 static struct omap_hwmod_irq_info omap3_smartreflex_core_irqs[] = {
370 /* L4 CORE -> SR1 interface */
371 static struct omap_hwmod_addr_space omap3_sr1_addr_space[] = {
373 .pa_start = OMAP34XX_SR1_BASE,
374 .pa_end = OMAP34XX_SR1_BASE + SZ_1K - 1,
375 .flags = ADDR_TYPE_RT,
380 static struct omap_hwmod_ocp_if omap3_l4_core__sr1 = {
381 .master = &omap3xxx_l4_core_hwmod,
382 .slave = &omap34xx_sr1_hwmod,
384 .addr = omap3_sr1_addr_space,
385 .user = OCP_USER_MPU,
388 /* L4 CORE -> SR1 interface */
389 static struct omap_hwmod_addr_space omap3_sr2_addr_space[] = {
391 .pa_start = OMAP34XX_SR2_BASE,
392 .pa_end = OMAP34XX_SR2_BASE + SZ_1K - 1,
393 .flags = ADDR_TYPE_RT,
398 static struct omap_hwmod_ocp_if omap3_l4_core__sr2 = {
399 .master = &omap3xxx_l4_core_hwmod,
400 .slave = &omap34xx_sr2_hwmod,
402 .addr = omap3_sr2_addr_space,
403 .user = OCP_USER_MPU,
407 * usbhsotg interface data
410 static struct omap_hwmod_addr_space omap3xxx_usbhsotg_addrs[] = {
412 .pa_start = OMAP34XX_HSUSB_OTG_BASE,
413 .pa_end = OMAP34XX_HSUSB_OTG_BASE + SZ_4K - 1,
414 .flags = ADDR_TYPE_RT
419 /* l4_core -> usbhsotg */
420 static struct omap_hwmod_ocp_if omap3xxx_l4_core__usbhsotg = {
421 .master = &omap3xxx_l4_core_hwmod,
422 .slave = &omap3xxx_usbhsotg_hwmod,
424 .addr = omap3xxx_usbhsotg_addrs,
425 .user = OCP_USER_MPU,
428 static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_masters[] = {
429 &omap3xxx_usbhsotg__l3,
432 static struct omap_hwmod_ocp_if *omap3xxx_usbhsotg_slaves[] = {
433 &omap3xxx_l4_core__usbhsotg,
436 static struct omap_hwmod_addr_space am35xx_usbhsotg_addrs[] = {
438 .pa_start = AM35XX_IPSS_USBOTGSS_BASE,
439 .pa_end = AM35XX_IPSS_USBOTGSS_BASE + SZ_4K - 1,
440 .flags = ADDR_TYPE_RT
445 /* l4_core -> usbhsotg */
446 static struct omap_hwmod_ocp_if am35xx_l4_core__usbhsotg = {
447 .master = &omap3xxx_l4_core_hwmod,
448 .slave = &am35xx_usbhsotg_hwmod,
450 .addr = am35xx_usbhsotg_addrs,
451 .user = OCP_USER_MPU,
454 static struct omap_hwmod_ocp_if *am35xx_usbhsotg_masters[] = {
455 &am35xx_usbhsotg__l3,
458 static struct omap_hwmod_ocp_if *am35xx_usbhsotg_slaves[] = {
459 &am35xx_l4_core__usbhsotg,
461 /* Slave interfaces on the L4_CORE interconnect */
462 static struct omap_hwmod_ocp_if *omap3xxx_l4_core_slaves[] = {
463 &omap3xxx_l3_main__l4_core,
467 static struct omap_hwmod omap3xxx_l4_core_hwmod = {
469 .class = &l4_hwmod_class,
470 .slaves = omap3xxx_l4_core_slaves,
471 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_core_slaves),
472 .flags = HWMOD_NO_IDLEST,
475 /* Slave interfaces on the L4_PER interconnect */
476 static struct omap_hwmod_ocp_if *omap3xxx_l4_per_slaves[] = {
477 &omap3xxx_l3_main__l4_per,
481 static struct omap_hwmod omap3xxx_l4_per_hwmod = {
483 .class = &l4_hwmod_class,
484 .slaves = omap3xxx_l4_per_slaves,
485 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_per_slaves),
486 .flags = HWMOD_NO_IDLEST,
489 /* Slave interfaces on the L4_WKUP interconnect */
490 static struct omap_hwmod_ocp_if *omap3xxx_l4_wkup_slaves[] = {
491 &omap3xxx_l4_core__l4_wkup,
495 static struct omap_hwmod omap3xxx_l4_wkup_hwmod = {
497 .class = &l4_hwmod_class,
498 .slaves = omap3xxx_l4_wkup_slaves,
499 .slaves_cnt = ARRAY_SIZE(omap3xxx_l4_wkup_slaves),
500 .flags = HWMOD_NO_IDLEST,
503 /* Master interfaces on the MPU device */
504 static struct omap_hwmod_ocp_if *omap3xxx_mpu_masters[] = {
505 &omap3xxx_mpu__l3_main,
509 static struct omap_hwmod omap3xxx_mpu_hwmod = {
511 .class = &mpu_hwmod_class,
512 .main_clk = "arm_fck",
513 .masters = omap3xxx_mpu_masters,
514 .masters_cnt = ARRAY_SIZE(omap3xxx_mpu_masters),
518 * IVA2_2 interface data
521 /* IVA2 <- L3 interface */
522 static struct omap_hwmod_ocp_if omap3xxx_l3__iva = {
523 .master = &omap3xxx_l3_main_hwmod,
524 .slave = &omap3xxx_iva_hwmod,
526 .user = OCP_USER_MPU | OCP_USER_SDMA,
529 static struct omap_hwmod_ocp_if *omap3xxx_iva_masters[] = {
537 static struct omap_hwmod omap3xxx_iva_hwmod = {
539 .class = &iva_hwmod_class,
540 .masters = omap3xxx_iva_masters,
541 .masters_cnt = ARRAY_SIZE(omap3xxx_iva_masters),
545 static struct omap_hwmod_class_sysconfig omap3xxx_timer_1ms_sysc = {
549 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
550 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
551 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE),
552 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
553 .sysc_fields = &omap_hwmod_sysc_type1,
556 static struct omap_hwmod_class omap3xxx_timer_1ms_hwmod_class = {
558 .sysc = &omap3xxx_timer_1ms_sysc,
559 .rev = OMAP_TIMER_IP_VERSION_1,
562 static struct omap_hwmod_class_sysconfig omap3xxx_timer_sysc = {
566 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
567 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
568 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
569 .sysc_fields = &omap_hwmod_sysc_type1,
572 static struct omap_hwmod_class omap3xxx_timer_hwmod_class = {
574 .sysc = &omap3xxx_timer_sysc,
575 .rev = OMAP_TIMER_IP_VERSION_1,
578 /* secure timers dev attribute */
579 static struct omap_timer_capability_dev_attr capability_secure_dev_attr = {
580 .timer_capability = OMAP_TIMER_SECURE,
583 /* always-on timers dev attribute */
584 static struct omap_timer_capability_dev_attr capability_alwon_dev_attr = {
585 .timer_capability = OMAP_TIMER_ALWON,
588 /* pwm timers dev attribute */
589 static struct omap_timer_capability_dev_attr capability_pwm_dev_attr = {
590 .timer_capability = OMAP_TIMER_HAS_PWM,
594 static struct omap_hwmod omap3xxx_timer1_hwmod;
596 static struct omap_hwmod_addr_space omap3xxx_timer1_addrs[] = {
598 .pa_start = 0x48318000,
599 .pa_end = 0x48318000 + SZ_1K - 1,
600 .flags = ADDR_TYPE_RT
605 /* l4_wkup -> timer1 */
606 static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__timer1 = {
607 .master = &omap3xxx_l4_wkup_hwmod,
608 .slave = &omap3xxx_timer1_hwmod,
610 .addr = omap3xxx_timer1_addrs,
611 .user = OCP_USER_MPU | OCP_USER_SDMA,
614 /* timer1 slave port */
615 static struct omap_hwmod_ocp_if *omap3xxx_timer1_slaves[] = {
616 &omap3xxx_l4_wkup__timer1,
620 static struct omap_hwmod omap3xxx_timer1_hwmod = {
622 .mpu_irqs = omap2_timer1_mpu_irqs,
623 .main_clk = "gpt1_fck",
627 .module_bit = OMAP3430_EN_GPT1_SHIFT,
628 .module_offs = WKUP_MOD,
630 .idlest_idle_bit = OMAP3430_ST_GPT1_SHIFT,
633 .dev_attr = &capability_alwon_dev_attr,
634 .slaves = omap3xxx_timer1_slaves,
635 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer1_slaves),
636 .class = &omap3xxx_timer_1ms_hwmod_class,
640 static struct omap_hwmod omap3xxx_timer2_hwmod;
642 static struct omap_hwmod_addr_space omap3xxx_timer2_addrs[] = {
644 .pa_start = 0x49032000,
645 .pa_end = 0x49032000 + SZ_1K - 1,
646 .flags = ADDR_TYPE_RT
651 /* l4_per -> timer2 */
652 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer2 = {
653 .master = &omap3xxx_l4_per_hwmod,
654 .slave = &omap3xxx_timer2_hwmod,
656 .addr = omap3xxx_timer2_addrs,
657 .user = OCP_USER_MPU | OCP_USER_SDMA,
660 /* timer2 slave port */
661 static struct omap_hwmod_ocp_if *omap3xxx_timer2_slaves[] = {
662 &omap3xxx_l4_per__timer2,
666 static struct omap_hwmod omap3xxx_timer2_hwmod = {
668 .mpu_irqs = omap2_timer2_mpu_irqs,
669 .main_clk = "gpt2_fck",
673 .module_bit = OMAP3430_EN_GPT2_SHIFT,
674 .module_offs = OMAP3430_PER_MOD,
676 .idlest_idle_bit = OMAP3430_ST_GPT2_SHIFT,
679 .dev_attr = &capability_alwon_dev_attr,
680 .slaves = omap3xxx_timer2_slaves,
681 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer2_slaves),
682 .class = &omap3xxx_timer_1ms_hwmod_class,
686 static struct omap_hwmod omap3xxx_timer3_hwmod;
688 static struct omap_hwmod_addr_space omap3xxx_timer3_addrs[] = {
690 .pa_start = 0x49034000,
691 .pa_end = 0x49034000 + SZ_1K - 1,
692 .flags = ADDR_TYPE_RT
697 /* l4_per -> timer3 */
698 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer3 = {
699 .master = &omap3xxx_l4_per_hwmod,
700 .slave = &omap3xxx_timer3_hwmod,
702 .addr = omap3xxx_timer3_addrs,
703 .user = OCP_USER_MPU | OCP_USER_SDMA,
706 /* timer3 slave port */
707 static struct omap_hwmod_ocp_if *omap3xxx_timer3_slaves[] = {
708 &omap3xxx_l4_per__timer3,
712 static struct omap_hwmod omap3xxx_timer3_hwmod = {
714 .mpu_irqs = omap2_timer3_mpu_irqs,
715 .main_clk = "gpt3_fck",
719 .module_bit = OMAP3430_EN_GPT3_SHIFT,
720 .module_offs = OMAP3430_PER_MOD,
722 .idlest_idle_bit = OMAP3430_ST_GPT3_SHIFT,
725 .dev_attr = &capability_alwon_dev_attr,
726 .slaves = omap3xxx_timer3_slaves,
727 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer3_slaves),
728 .class = &omap3xxx_timer_hwmod_class,
732 static struct omap_hwmod omap3xxx_timer4_hwmod;
734 static struct omap_hwmod_addr_space omap3xxx_timer4_addrs[] = {
736 .pa_start = 0x49036000,
737 .pa_end = 0x49036000 + SZ_1K - 1,
738 .flags = ADDR_TYPE_RT
743 /* l4_per -> timer4 */
744 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer4 = {
745 .master = &omap3xxx_l4_per_hwmod,
746 .slave = &omap3xxx_timer4_hwmod,
748 .addr = omap3xxx_timer4_addrs,
749 .user = OCP_USER_MPU | OCP_USER_SDMA,
752 /* timer4 slave port */
753 static struct omap_hwmod_ocp_if *omap3xxx_timer4_slaves[] = {
754 &omap3xxx_l4_per__timer4,
758 static struct omap_hwmod omap3xxx_timer4_hwmod = {
760 .mpu_irqs = omap2_timer4_mpu_irqs,
761 .main_clk = "gpt4_fck",
765 .module_bit = OMAP3430_EN_GPT4_SHIFT,
766 .module_offs = OMAP3430_PER_MOD,
768 .idlest_idle_bit = OMAP3430_ST_GPT4_SHIFT,
771 .dev_attr = &capability_alwon_dev_attr,
772 .slaves = omap3xxx_timer4_slaves,
773 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer4_slaves),
774 .class = &omap3xxx_timer_hwmod_class,
778 static struct omap_hwmod omap3xxx_timer5_hwmod;
780 static struct omap_hwmod_addr_space omap3xxx_timer5_addrs[] = {
782 .pa_start = 0x49038000,
783 .pa_end = 0x49038000 + SZ_1K - 1,
784 .flags = ADDR_TYPE_RT
789 /* l4_per -> timer5 */
790 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer5 = {
791 .master = &omap3xxx_l4_per_hwmod,
792 .slave = &omap3xxx_timer5_hwmod,
794 .addr = omap3xxx_timer5_addrs,
795 .user = OCP_USER_MPU | OCP_USER_SDMA,
798 /* timer5 slave port */
799 static struct omap_hwmod_ocp_if *omap3xxx_timer5_slaves[] = {
800 &omap3xxx_l4_per__timer5,
804 static struct omap_hwmod omap3xxx_timer5_hwmod = {
806 .mpu_irqs = omap2_timer5_mpu_irqs,
807 .main_clk = "gpt5_fck",
811 .module_bit = OMAP3430_EN_GPT5_SHIFT,
812 .module_offs = OMAP3430_PER_MOD,
814 .idlest_idle_bit = OMAP3430_ST_GPT5_SHIFT,
817 .dev_attr = &capability_alwon_dev_attr,
818 .slaves = omap3xxx_timer5_slaves,
819 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer5_slaves),
820 .class = &omap3xxx_timer_hwmod_class,
824 static struct omap_hwmod omap3xxx_timer6_hwmod;
826 static struct omap_hwmod_addr_space omap3xxx_timer6_addrs[] = {
828 .pa_start = 0x4903A000,
829 .pa_end = 0x4903A000 + SZ_1K - 1,
830 .flags = ADDR_TYPE_RT
835 /* l4_per -> timer6 */
836 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer6 = {
837 .master = &omap3xxx_l4_per_hwmod,
838 .slave = &omap3xxx_timer6_hwmod,
840 .addr = omap3xxx_timer6_addrs,
841 .user = OCP_USER_MPU | OCP_USER_SDMA,
844 /* timer6 slave port */
845 static struct omap_hwmod_ocp_if *omap3xxx_timer6_slaves[] = {
846 &omap3xxx_l4_per__timer6,
850 static struct omap_hwmod omap3xxx_timer6_hwmod = {
852 .mpu_irqs = omap2_timer6_mpu_irqs,
853 .main_clk = "gpt6_fck",
857 .module_bit = OMAP3430_EN_GPT6_SHIFT,
858 .module_offs = OMAP3430_PER_MOD,
860 .idlest_idle_bit = OMAP3430_ST_GPT6_SHIFT,
863 .dev_attr = &capability_alwon_dev_attr,
864 .slaves = omap3xxx_timer6_slaves,
865 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer6_slaves),
866 .class = &omap3xxx_timer_hwmod_class,
870 static struct omap_hwmod omap3xxx_timer7_hwmod;
872 static struct omap_hwmod_addr_space omap3xxx_timer7_addrs[] = {
874 .pa_start = 0x4903C000,
875 .pa_end = 0x4903C000 + SZ_1K - 1,
876 .flags = ADDR_TYPE_RT
881 /* l4_per -> timer7 */
882 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer7 = {
883 .master = &omap3xxx_l4_per_hwmod,
884 .slave = &omap3xxx_timer7_hwmod,
886 .addr = omap3xxx_timer7_addrs,
887 .user = OCP_USER_MPU | OCP_USER_SDMA,
890 /* timer7 slave port */
891 static struct omap_hwmod_ocp_if *omap3xxx_timer7_slaves[] = {
892 &omap3xxx_l4_per__timer7,
896 static struct omap_hwmod omap3xxx_timer7_hwmod = {
898 .mpu_irqs = omap2_timer7_mpu_irqs,
899 .main_clk = "gpt7_fck",
903 .module_bit = OMAP3430_EN_GPT7_SHIFT,
904 .module_offs = OMAP3430_PER_MOD,
906 .idlest_idle_bit = OMAP3430_ST_GPT7_SHIFT,
909 .dev_attr = &capability_alwon_dev_attr,
910 .slaves = omap3xxx_timer7_slaves,
911 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer7_slaves),
912 .class = &omap3xxx_timer_hwmod_class,
916 static struct omap_hwmod omap3xxx_timer8_hwmod;
918 static struct omap_hwmod_addr_space omap3xxx_timer8_addrs[] = {
920 .pa_start = 0x4903E000,
921 .pa_end = 0x4903E000 + SZ_1K - 1,
922 .flags = ADDR_TYPE_RT
927 /* l4_per -> timer8 */
928 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer8 = {
929 .master = &omap3xxx_l4_per_hwmod,
930 .slave = &omap3xxx_timer8_hwmod,
932 .addr = omap3xxx_timer8_addrs,
933 .user = OCP_USER_MPU | OCP_USER_SDMA,
936 /* timer8 slave port */
937 static struct omap_hwmod_ocp_if *omap3xxx_timer8_slaves[] = {
938 &omap3xxx_l4_per__timer8,
942 static struct omap_hwmod omap3xxx_timer8_hwmod = {
944 .mpu_irqs = omap2_timer8_mpu_irqs,
945 .main_clk = "gpt8_fck",
949 .module_bit = OMAP3430_EN_GPT8_SHIFT,
950 .module_offs = OMAP3430_PER_MOD,
952 .idlest_idle_bit = OMAP3430_ST_GPT8_SHIFT,
955 .dev_attr = &capability_pwm_dev_attr,
956 .slaves = omap3xxx_timer8_slaves,
957 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer8_slaves),
958 .class = &omap3xxx_timer_hwmod_class,
962 static struct omap_hwmod omap3xxx_timer9_hwmod;
964 static struct omap_hwmod_addr_space omap3xxx_timer9_addrs[] = {
966 .pa_start = 0x49040000,
967 .pa_end = 0x49040000 + SZ_1K - 1,
968 .flags = ADDR_TYPE_RT
973 /* l4_per -> timer9 */
974 static struct omap_hwmod_ocp_if omap3xxx_l4_per__timer9 = {
975 .master = &omap3xxx_l4_per_hwmod,
976 .slave = &omap3xxx_timer9_hwmod,
978 .addr = omap3xxx_timer9_addrs,
979 .user = OCP_USER_MPU | OCP_USER_SDMA,
982 /* timer9 slave port */
983 static struct omap_hwmod_ocp_if *omap3xxx_timer9_slaves[] = {
984 &omap3xxx_l4_per__timer9,
988 static struct omap_hwmod omap3xxx_timer9_hwmod = {
990 .mpu_irqs = omap2_timer9_mpu_irqs,
991 .main_clk = "gpt9_fck",
995 .module_bit = OMAP3430_EN_GPT9_SHIFT,
996 .module_offs = OMAP3430_PER_MOD,
998 .idlest_idle_bit = OMAP3430_ST_GPT9_SHIFT,
1001 .dev_attr = &capability_pwm_dev_attr,
1002 .slaves = omap3xxx_timer9_slaves,
1003 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer9_slaves),
1004 .class = &omap3xxx_timer_hwmod_class,
1008 static struct omap_hwmod omap3xxx_timer10_hwmod;
1010 /* l4_core -> timer10 */
1011 static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer10 = {
1012 .master = &omap3xxx_l4_core_hwmod,
1013 .slave = &omap3xxx_timer10_hwmod,
1015 .addr = omap2_timer10_addrs,
1016 .user = OCP_USER_MPU | OCP_USER_SDMA,
1019 /* timer10 slave port */
1020 static struct omap_hwmod_ocp_if *omap3xxx_timer10_slaves[] = {
1021 &omap3xxx_l4_core__timer10,
1025 static struct omap_hwmod omap3xxx_timer10_hwmod = {
1027 .mpu_irqs = omap2_timer10_mpu_irqs,
1028 .main_clk = "gpt10_fck",
1032 .module_bit = OMAP3430_EN_GPT10_SHIFT,
1033 .module_offs = CORE_MOD,
1035 .idlest_idle_bit = OMAP3430_ST_GPT10_SHIFT,
1038 .dev_attr = &capability_pwm_dev_attr,
1039 .slaves = omap3xxx_timer10_slaves,
1040 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer10_slaves),
1041 .class = &omap3xxx_timer_1ms_hwmod_class,
1045 static struct omap_hwmod omap3xxx_timer11_hwmod;
1047 /* l4_core -> timer11 */
1048 static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer11 = {
1049 .master = &omap3xxx_l4_core_hwmod,
1050 .slave = &omap3xxx_timer11_hwmod,
1052 .addr = omap2_timer11_addrs,
1053 .user = OCP_USER_MPU | OCP_USER_SDMA,
1056 /* timer11 slave port */
1057 static struct omap_hwmod_ocp_if *omap3xxx_timer11_slaves[] = {
1058 &omap3xxx_l4_core__timer11,
1062 static struct omap_hwmod omap3xxx_timer11_hwmod = {
1064 .mpu_irqs = omap2_timer11_mpu_irqs,
1065 .main_clk = "gpt11_fck",
1069 .module_bit = OMAP3430_EN_GPT11_SHIFT,
1070 .module_offs = CORE_MOD,
1072 .idlest_idle_bit = OMAP3430_ST_GPT11_SHIFT,
1075 .dev_attr = &capability_pwm_dev_attr,
1076 .slaves = omap3xxx_timer11_slaves,
1077 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer11_slaves),
1078 .class = &omap3xxx_timer_hwmod_class,
1082 static struct omap_hwmod omap3xxx_timer12_hwmod;
1083 static struct omap_hwmod_irq_info omap3xxx_timer12_mpu_irqs[] = {
1088 static struct omap_hwmod_addr_space omap3xxx_timer12_addrs[] = {
1090 .pa_start = 0x48304000,
1091 .pa_end = 0x48304000 + SZ_1K - 1,
1092 .flags = ADDR_TYPE_RT
1097 /* l4_core -> timer12 */
1098 static struct omap_hwmod_ocp_if omap3xxx_l4_core__timer12 = {
1099 .master = &omap3xxx_l4_core_hwmod,
1100 .slave = &omap3xxx_timer12_hwmod,
1102 .addr = omap3xxx_timer12_addrs,
1103 .user = OCP_USER_MPU | OCP_USER_SDMA,
1106 /* timer12 slave port */
1107 static struct omap_hwmod_ocp_if *omap3xxx_timer12_slaves[] = {
1108 &omap3xxx_l4_core__timer12,
1112 static struct omap_hwmod omap3xxx_timer12_hwmod = {
1114 .mpu_irqs = omap3xxx_timer12_mpu_irqs,
1115 .main_clk = "gpt12_fck",
1119 .module_bit = OMAP3430_EN_GPT12_SHIFT,
1120 .module_offs = WKUP_MOD,
1122 .idlest_idle_bit = OMAP3430_ST_GPT12_SHIFT,
1125 .dev_attr = &capability_secure_dev_attr,
1126 .slaves = omap3xxx_timer12_slaves,
1127 .slaves_cnt = ARRAY_SIZE(omap3xxx_timer12_slaves),
1128 .class = &omap3xxx_timer_hwmod_class,
1131 /* l4_wkup -> wd_timer2 */
1132 static struct omap_hwmod_addr_space omap3xxx_wd_timer2_addrs[] = {
1134 .pa_start = 0x48314000,
1135 .pa_end = 0x4831407f,
1136 .flags = ADDR_TYPE_RT
1141 static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__wd_timer2 = {
1142 .master = &omap3xxx_l4_wkup_hwmod,
1143 .slave = &omap3xxx_wd_timer2_hwmod,
1145 .addr = omap3xxx_wd_timer2_addrs,
1146 .user = OCP_USER_MPU | OCP_USER_SDMA,
1151 * 32-bit watchdog upward counter that generates a pulse on the reset pin on
1152 * overflow condition
1155 static struct omap_hwmod_class_sysconfig omap3xxx_wd_timer_sysc = {
1157 .sysc_offs = 0x0010,
1158 .syss_offs = 0x0014,
1159 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_EMUFREE |
1160 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1161 SYSC_HAS_AUTOIDLE | SYSC_HAS_CLOCKACTIVITY |
1162 SYSS_HAS_RESET_STATUS),
1163 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1164 .sysc_fields = &omap_hwmod_sysc_type1,
1168 static struct omap_hwmod_class_sysconfig i2c_sysc = {
1172 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
1173 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
1174 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
1175 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1176 .sysc_fields = &omap_hwmod_sysc_type1,
1179 static struct omap_hwmod_class omap3xxx_wd_timer_hwmod_class = {
1181 .sysc = &omap3xxx_wd_timer_sysc,
1182 .pre_shutdown = &omap2_wd_timer_disable
1186 static struct omap_hwmod_ocp_if *omap3xxx_wd_timer2_slaves[] = {
1187 &omap3xxx_l4_wkup__wd_timer2,
1190 static struct omap_hwmod omap3xxx_wd_timer2_hwmod = {
1191 .name = "wd_timer2",
1192 .class = &omap3xxx_wd_timer_hwmod_class,
1193 .main_clk = "wdt2_fck",
1197 .module_bit = OMAP3430_EN_WDT2_SHIFT,
1198 .module_offs = WKUP_MOD,
1200 .idlest_idle_bit = OMAP3430_ST_WDT2_SHIFT,
1203 .slaves = omap3xxx_wd_timer2_slaves,
1204 .slaves_cnt = ARRAY_SIZE(omap3xxx_wd_timer2_slaves),
1206 * XXX: Use software supervised mode, HW supervised smartidle seems to
1207 * block CORE power domain idle transitions. Maybe a HW bug in wdt2?
1209 .flags = HWMOD_SWSUP_SIDLE,
1214 static struct omap_hwmod_ocp_if *omap3xxx_uart1_slaves[] = {
1215 &omap3_l4_core__uart1,
1218 static struct omap_hwmod omap3xxx_uart1_hwmod = {
1220 .mpu_irqs = omap2_uart1_mpu_irqs,
1221 .sdma_reqs = omap2_uart1_sdma_reqs,
1222 .main_clk = "uart1_fck",
1225 .module_offs = CORE_MOD,
1227 .module_bit = OMAP3430_EN_UART1_SHIFT,
1229 .idlest_idle_bit = OMAP3430_EN_UART1_SHIFT,
1232 .slaves = omap3xxx_uart1_slaves,
1233 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart1_slaves),
1234 .class = &omap2_uart_class,
1239 static struct omap_hwmod_ocp_if *omap3xxx_uart2_slaves[] = {
1240 &omap3_l4_core__uart2,
1243 static struct omap_hwmod omap3xxx_uart2_hwmod = {
1245 .mpu_irqs = omap2_uart2_mpu_irqs,
1246 .sdma_reqs = omap2_uart2_sdma_reqs,
1247 .main_clk = "uart2_fck",
1250 .module_offs = CORE_MOD,
1252 .module_bit = OMAP3430_EN_UART2_SHIFT,
1254 .idlest_idle_bit = OMAP3430_EN_UART2_SHIFT,
1257 .slaves = omap3xxx_uart2_slaves,
1258 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart2_slaves),
1259 .class = &omap2_uart_class,
1264 static struct omap_hwmod_ocp_if *omap3xxx_uart3_slaves[] = {
1265 &omap3_l4_per__uart3,
1268 static struct omap_hwmod omap3xxx_uart3_hwmod = {
1270 .mpu_irqs = omap2_uart3_mpu_irqs,
1271 .sdma_reqs = omap2_uart3_sdma_reqs,
1272 .main_clk = "uart3_fck",
1275 .module_offs = OMAP3430_PER_MOD,
1277 .module_bit = OMAP3430_EN_UART3_SHIFT,
1279 .idlest_idle_bit = OMAP3430_EN_UART3_SHIFT,
1282 .slaves = omap3xxx_uart3_slaves,
1283 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart3_slaves),
1284 .class = &omap2_uart_class,
1289 static struct omap_hwmod_irq_info uart4_mpu_irqs[] = {
1290 { .irq = INT_36XX_UART4_IRQ, },
1294 static struct omap_hwmod_dma_info uart4_sdma_reqs[] = {
1295 { .name = "rx", .dma_req = OMAP36XX_DMA_UART4_RX, },
1296 { .name = "tx", .dma_req = OMAP36XX_DMA_UART4_TX, },
1300 static struct omap_hwmod_ocp_if *omap3xxx_uart4_slaves[] = {
1301 &omap3_l4_per__uart4,
1304 static struct omap_hwmod omap3xxx_uart4_hwmod = {
1306 .mpu_irqs = uart4_mpu_irqs,
1307 .sdma_reqs = uart4_sdma_reqs,
1308 .main_clk = "uart4_fck",
1311 .module_offs = OMAP3430_PER_MOD,
1313 .module_bit = OMAP3630_EN_UART4_SHIFT,
1315 .idlest_idle_bit = OMAP3630_EN_UART4_SHIFT,
1318 .slaves = omap3xxx_uart4_slaves,
1319 .slaves_cnt = ARRAY_SIZE(omap3xxx_uart4_slaves),
1320 .class = &omap2_uart_class,
1323 static struct omap_hwmod_class i2c_class = {
1326 .rev = OMAP_I2C_IP_VERSION_1,
1327 .reset = &omap_i2c_reset,
1330 static struct omap_hwmod_dma_info omap3xxx_dss_sdma_chs[] = {
1331 { .name = "dispc", .dma_req = 5 },
1332 { .name = "dsi1", .dma_req = 74 },
1337 /* dss master ports */
1338 static struct omap_hwmod_ocp_if *omap3xxx_dss_masters[] = {
1342 /* l4_core -> dss */
1343 static struct omap_hwmod_ocp_if omap3430es1_l4_core__dss = {
1344 .master = &omap3xxx_l4_core_hwmod,
1345 .slave = &omap3430es1_dss_core_hwmod,
1347 .addr = omap2_dss_addrs,
1350 .l4_fw_region = OMAP3ES1_L4_CORE_FW_DSS_CORE_REGION,
1351 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1352 .flags = OMAP_FIREWALL_L4,
1355 .user = OCP_USER_MPU | OCP_USER_SDMA,
1358 static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss = {
1359 .master = &omap3xxx_l4_core_hwmod,
1360 .slave = &omap3xxx_dss_core_hwmod,
1362 .addr = omap2_dss_addrs,
1365 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_CORE_REGION,
1366 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1367 .flags = OMAP_FIREWALL_L4,
1370 .user = OCP_USER_MPU | OCP_USER_SDMA,
1373 /* dss slave ports */
1374 static struct omap_hwmod_ocp_if *omap3430es1_dss_slaves[] = {
1375 &omap3430es1_l4_core__dss,
1378 static struct omap_hwmod_ocp_if *omap3xxx_dss_slaves[] = {
1379 &omap3xxx_l4_core__dss,
1382 static struct omap_hwmod_opt_clk dss_opt_clks[] = {
1384 * The DSS HW needs all DSS clocks enabled during reset. The dss_core
1385 * driver does not use these clocks.
1387 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
1388 { .role = "tv_clk", .clk = "dss_tv_fck" },
1389 /* required only on OMAP3430 */
1390 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
1393 static struct omap_hwmod omap3430es1_dss_core_hwmod = {
1395 .class = &omap2_dss_hwmod_class,
1396 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
1397 .sdma_reqs = omap3xxx_dss_sdma_chs,
1401 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1402 .module_offs = OMAP3430_DSS_MOD,
1404 .idlest_stdby_bit = OMAP3430ES1_ST_DSS_SHIFT,
1407 .opt_clks = dss_opt_clks,
1408 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1409 .slaves = omap3430es1_dss_slaves,
1410 .slaves_cnt = ARRAY_SIZE(omap3430es1_dss_slaves),
1411 .masters = omap3xxx_dss_masters,
1412 .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
1413 .flags = HWMOD_NO_IDLEST | HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1416 static struct omap_hwmod omap3xxx_dss_core_hwmod = {
1418 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1419 .class = &omap2_dss_hwmod_class,
1420 .main_clk = "dss1_alwon_fck", /* instead of dss_fck */
1421 .sdma_reqs = omap3xxx_dss_sdma_chs,
1425 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1426 .module_offs = OMAP3430_DSS_MOD,
1428 .idlest_idle_bit = OMAP3430ES2_ST_DSS_IDLE_SHIFT,
1429 .idlest_stdby_bit = OMAP3430ES2_ST_DSS_STDBY_SHIFT,
1432 .opt_clks = dss_opt_clks,
1433 .opt_clks_cnt = ARRAY_SIZE(dss_opt_clks),
1434 .slaves = omap3xxx_dss_slaves,
1435 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_slaves),
1436 .masters = omap3xxx_dss_masters,
1437 .masters_cnt = ARRAY_SIZE(omap3xxx_dss_masters),
1442 * display controller
1445 static struct omap_hwmod_class_sysconfig omap3_dispc_sysc = {
1447 .sysc_offs = 0x0010,
1448 .syss_offs = 0x0014,
1449 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_MIDLEMODE |
1450 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
1451 SYSC_HAS_ENAWAKEUP),
1452 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
1453 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
1454 .sysc_fields = &omap_hwmod_sysc_type1,
1457 static struct omap_hwmod_class omap3_dispc_hwmod_class = {
1459 .sysc = &omap3_dispc_sysc,
1462 /* l4_core -> dss_dispc */
1463 static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dispc = {
1464 .master = &omap3xxx_l4_core_hwmod,
1465 .slave = &omap3xxx_dss_dispc_hwmod,
1467 .addr = omap2_dss_dispc_addrs,
1470 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DISPC_REGION,
1471 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1472 .flags = OMAP_FIREWALL_L4,
1475 .user = OCP_USER_MPU | OCP_USER_SDMA,
1478 /* dss_dispc slave ports */
1479 static struct omap_hwmod_ocp_if *omap3xxx_dss_dispc_slaves[] = {
1480 &omap3xxx_l4_core__dss_dispc,
1483 static struct omap_hwmod omap3xxx_dss_dispc_hwmod = {
1484 .name = "dss_dispc",
1485 .class = &omap3_dispc_hwmod_class,
1486 .mpu_irqs = omap2_dispc_irqs,
1487 .main_clk = "dss1_alwon_fck",
1491 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1492 .module_offs = OMAP3430_DSS_MOD,
1495 .slaves = omap3xxx_dss_dispc_slaves,
1496 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dispc_slaves),
1497 .flags = HWMOD_NO_IDLEST,
1498 .dev_attr = &omap2_3_dss_dispc_dev_attr
1503 * display serial interface controller
1506 static struct omap_hwmod_class omap3xxx_dsi_hwmod_class = {
1510 static struct omap_hwmod_irq_info omap3xxx_dsi1_irqs[] = {
1516 static struct omap_hwmod_addr_space omap3xxx_dss_dsi1_addrs[] = {
1518 .pa_start = 0x4804FC00,
1519 .pa_end = 0x4804FFFF,
1520 .flags = ADDR_TYPE_RT
1525 /* l4_core -> dss_dsi1 */
1526 static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_dsi1 = {
1527 .master = &omap3xxx_l4_core_hwmod,
1528 .slave = &omap3xxx_dss_dsi1_hwmod,
1530 .addr = omap3xxx_dss_dsi1_addrs,
1533 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_DSI_REGION,
1534 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1535 .flags = OMAP_FIREWALL_L4,
1538 .user = OCP_USER_MPU | OCP_USER_SDMA,
1541 /* dss_dsi1 slave ports */
1542 static struct omap_hwmod_ocp_if *omap3xxx_dss_dsi1_slaves[] = {
1543 &omap3xxx_l4_core__dss_dsi1,
1546 static struct omap_hwmod_opt_clk dss_dsi1_opt_clks[] = {
1547 { .role = "sys_clk", .clk = "dss2_alwon_fck" },
1550 static struct omap_hwmod omap3xxx_dss_dsi1_hwmod = {
1552 .class = &omap3xxx_dsi_hwmod_class,
1553 .mpu_irqs = omap3xxx_dsi1_irqs,
1554 .main_clk = "dss1_alwon_fck",
1558 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1559 .module_offs = OMAP3430_DSS_MOD,
1562 .opt_clks = dss_dsi1_opt_clks,
1563 .opt_clks_cnt = ARRAY_SIZE(dss_dsi1_opt_clks),
1564 .slaves = omap3xxx_dss_dsi1_slaves,
1565 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_dsi1_slaves),
1566 .flags = HWMOD_NO_IDLEST,
1569 /* l4_core -> dss_rfbi */
1570 static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_rfbi = {
1571 .master = &omap3xxx_l4_core_hwmod,
1572 .slave = &omap3xxx_dss_rfbi_hwmod,
1574 .addr = omap2_dss_rfbi_addrs,
1577 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_RFBI_REGION,
1578 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP ,
1579 .flags = OMAP_FIREWALL_L4,
1582 .user = OCP_USER_MPU | OCP_USER_SDMA,
1585 /* dss_rfbi slave ports */
1586 static struct omap_hwmod_ocp_if *omap3xxx_dss_rfbi_slaves[] = {
1587 &omap3xxx_l4_core__dss_rfbi,
1590 static struct omap_hwmod_opt_clk dss_rfbi_opt_clks[] = {
1591 { .role = "ick", .clk = "dss_ick" },
1594 static struct omap_hwmod omap3xxx_dss_rfbi_hwmod = {
1596 .class = &omap2_rfbi_hwmod_class,
1597 .main_clk = "dss1_alwon_fck",
1601 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1602 .module_offs = OMAP3430_DSS_MOD,
1605 .opt_clks = dss_rfbi_opt_clks,
1606 .opt_clks_cnt = ARRAY_SIZE(dss_rfbi_opt_clks),
1607 .slaves = omap3xxx_dss_rfbi_slaves,
1608 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_rfbi_slaves),
1609 .flags = HWMOD_NO_IDLEST,
1612 /* l4_core -> dss_venc */
1613 static struct omap_hwmod_ocp_if omap3xxx_l4_core__dss_venc = {
1614 .master = &omap3xxx_l4_core_hwmod,
1615 .slave = &omap3xxx_dss_venc_hwmod,
1617 .addr = omap2_dss_venc_addrs,
1620 .l4_fw_region = OMAP3_L4_CORE_FW_DSS_VENC_REGION,
1621 .l4_prot_group = OMAP3_L4_CORE_FW_DSS_PROT_GROUP,
1622 .flags = OMAP_FIREWALL_L4,
1625 .user = OCP_USER_MPU | OCP_USER_SDMA,
1628 /* dss_venc slave ports */
1629 static struct omap_hwmod_ocp_if *omap3xxx_dss_venc_slaves[] = {
1630 &omap3xxx_l4_core__dss_venc,
1633 static struct omap_hwmod_opt_clk dss_venc_opt_clks[] = {
1634 /* required only on OMAP3430 */
1635 { .role = "tv_dac_clk", .clk = "dss_96m_fck" },
1638 static struct omap_hwmod omap3xxx_dss_venc_hwmod = {
1640 .class = &omap2_venc_hwmod_class,
1641 .main_clk = "dss_tv_fck",
1645 .module_bit = OMAP3430_EN_DSS1_SHIFT,
1646 .module_offs = OMAP3430_DSS_MOD,
1649 .opt_clks = dss_venc_opt_clks,
1650 .opt_clks_cnt = ARRAY_SIZE(dss_venc_opt_clks),
1651 .slaves = omap3xxx_dss_venc_slaves,
1652 .slaves_cnt = ARRAY_SIZE(omap3xxx_dss_venc_slaves),
1653 .flags = HWMOD_NO_IDLEST,
1658 static struct omap_i2c_dev_attr i2c1_dev_attr = {
1659 .fifo_depth = 8, /* bytes */
1660 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
1661 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
1662 OMAP_I2C_FLAG_BUS_SHIFT_2,
1665 static struct omap_hwmod_ocp_if *omap3xxx_i2c1_slaves[] = {
1666 &omap3_l4_core__i2c1,
1669 static struct omap_hwmod omap3xxx_i2c1_hwmod = {
1671 .flags = HWMOD_16BIT_REG,
1672 .mpu_irqs = omap2_i2c1_mpu_irqs,
1673 .sdma_reqs = omap2_i2c1_sdma_reqs,
1674 .main_clk = "i2c1_fck",
1677 .module_offs = CORE_MOD,
1679 .module_bit = OMAP3430_EN_I2C1_SHIFT,
1681 .idlest_idle_bit = OMAP3430_ST_I2C1_SHIFT,
1684 .slaves = omap3xxx_i2c1_slaves,
1685 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c1_slaves),
1686 .class = &i2c_class,
1687 .dev_attr = &i2c1_dev_attr,
1692 static struct omap_i2c_dev_attr i2c2_dev_attr = {
1693 .fifo_depth = 8, /* bytes */
1694 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
1695 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
1696 OMAP_I2C_FLAG_BUS_SHIFT_2,
1699 static struct omap_hwmod_ocp_if *omap3xxx_i2c2_slaves[] = {
1700 &omap3_l4_core__i2c2,
1703 static struct omap_hwmod omap3xxx_i2c2_hwmod = {
1705 .flags = HWMOD_16BIT_REG,
1706 .mpu_irqs = omap2_i2c2_mpu_irqs,
1707 .sdma_reqs = omap2_i2c2_sdma_reqs,
1708 .main_clk = "i2c2_fck",
1711 .module_offs = CORE_MOD,
1713 .module_bit = OMAP3430_EN_I2C2_SHIFT,
1715 .idlest_idle_bit = OMAP3430_ST_I2C2_SHIFT,
1718 .slaves = omap3xxx_i2c2_slaves,
1719 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c2_slaves),
1720 .class = &i2c_class,
1721 .dev_attr = &i2c2_dev_attr,
1726 static struct omap_i2c_dev_attr i2c3_dev_attr = {
1727 .fifo_depth = 64, /* bytes */
1728 .flags = OMAP_I2C_FLAG_APPLY_ERRATA_I207 |
1729 OMAP_I2C_FLAG_RESET_REGS_POSTIDLE |
1730 OMAP_I2C_FLAG_BUS_SHIFT_2,
1733 static struct omap_hwmod_irq_info i2c3_mpu_irqs[] = {
1734 { .irq = INT_34XX_I2C3_IRQ, },
1738 static struct omap_hwmod_dma_info i2c3_sdma_reqs[] = {
1739 { .name = "tx", .dma_req = OMAP34XX_DMA_I2C3_TX },
1740 { .name = "rx", .dma_req = OMAP34XX_DMA_I2C3_RX },
1744 static struct omap_hwmod_ocp_if *omap3xxx_i2c3_slaves[] = {
1745 &omap3_l4_core__i2c3,
1748 static struct omap_hwmod omap3xxx_i2c3_hwmod = {
1750 .flags = HWMOD_16BIT_REG,
1751 .mpu_irqs = i2c3_mpu_irqs,
1752 .sdma_reqs = i2c3_sdma_reqs,
1753 .main_clk = "i2c3_fck",
1756 .module_offs = CORE_MOD,
1758 .module_bit = OMAP3430_EN_I2C3_SHIFT,
1760 .idlest_idle_bit = OMAP3430_ST_I2C3_SHIFT,
1763 .slaves = omap3xxx_i2c3_slaves,
1764 .slaves_cnt = ARRAY_SIZE(omap3xxx_i2c3_slaves),
1765 .class = &i2c_class,
1766 .dev_attr = &i2c3_dev_attr,
1769 /* l4_wkup -> gpio1 */
1770 static struct omap_hwmod_addr_space omap3xxx_gpio1_addrs[] = {
1772 .pa_start = 0x48310000,
1773 .pa_end = 0x483101ff,
1774 .flags = ADDR_TYPE_RT
1779 static struct omap_hwmod_ocp_if omap3xxx_l4_wkup__gpio1 = {
1780 .master = &omap3xxx_l4_wkup_hwmod,
1781 .slave = &omap3xxx_gpio1_hwmod,
1782 .addr = omap3xxx_gpio1_addrs,
1783 .user = OCP_USER_MPU | OCP_USER_SDMA,
1786 /* l4_per -> gpio2 */
1787 static struct omap_hwmod_addr_space omap3xxx_gpio2_addrs[] = {
1789 .pa_start = 0x49050000,
1790 .pa_end = 0x490501ff,
1791 .flags = ADDR_TYPE_RT
1796 static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio2 = {
1797 .master = &omap3xxx_l4_per_hwmod,
1798 .slave = &omap3xxx_gpio2_hwmod,
1799 .addr = omap3xxx_gpio2_addrs,
1800 .user = OCP_USER_MPU | OCP_USER_SDMA,
1803 /* l4_per -> gpio3 */
1804 static struct omap_hwmod_addr_space omap3xxx_gpio3_addrs[] = {
1806 .pa_start = 0x49052000,
1807 .pa_end = 0x490521ff,
1808 .flags = ADDR_TYPE_RT
1813 static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio3 = {
1814 .master = &omap3xxx_l4_per_hwmod,
1815 .slave = &omap3xxx_gpio3_hwmod,
1816 .addr = omap3xxx_gpio3_addrs,
1817 .user = OCP_USER_MPU | OCP_USER_SDMA,
1820 /* l4_per -> gpio4 */
1821 static struct omap_hwmod_addr_space omap3xxx_gpio4_addrs[] = {
1823 .pa_start = 0x49054000,
1824 .pa_end = 0x490541ff,
1825 .flags = ADDR_TYPE_RT
1830 static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio4 = {
1831 .master = &omap3xxx_l4_per_hwmod,
1832 .slave = &omap3xxx_gpio4_hwmod,
1833 .addr = omap3xxx_gpio4_addrs,
1834 .user = OCP_USER_MPU | OCP_USER_SDMA,
1837 /* l4_per -> gpio5 */
1838 static struct omap_hwmod_addr_space omap3xxx_gpio5_addrs[] = {
1840 .pa_start = 0x49056000,
1841 .pa_end = 0x490561ff,
1842 .flags = ADDR_TYPE_RT
1847 static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio5 = {
1848 .master = &omap3xxx_l4_per_hwmod,
1849 .slave = &omap3xxx_gpio5_hwmod,
1850 .addr = omap3xxx_gpio5_addrs,
1851 .user = OCP_USER_MPU | OCP_USER_SDMA,
1854 /* l4_per -> gpio6 */
1855 static struct omap_hwmod_addr_space omap3xxx_gpio6_addrs[] = {
1857 .pa_start = 0x49058000,
1858 .pa_end = 0x490581ff,
1859 .flags = ADDR_TYPE_RT
1864 static struct omap_hwmod_ocp_if omap3xxx_l4_per__gpio6 = {
1865 .master = &omap3xxx_l4_per_hwmod,
1866 .slave = &omap3xxx_gpio6_hwmod,
1867 .addr = omap3xxx_gpio6_addrs,
1868 .user = OCP_USER_MPU | OCP_USER_SDMA,
1873 * general purpose io module
1876 static struct omap_hwmod_class_sysconfig omap3xxx_gpio_sysc = {
1878 .sysc_offs = 0x0010,
1879 .syss_offs = 0x0014,
1880 .sysc_flags = (SYSC_HAS_ENAWAKEUP | SYSC_HAS_SIDLEMODE |
1881 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE |
1882 SYSS_HAS_RESET_STATUS),
1883 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
1884 .sysc_fields = &omap_hwmod_sysc_type1,
1887 static struct omap_hwmod_class omap3xxx_gpio_hwmod_class = {
1889 .sysc = &omap3xxx_gpio_sysc,
1894 static struct omap_gpio_dev_attr gpio_dev_attr = {
1900 static struct omap_hwmod_opt_clk gpio1_opt_clks[] = {
1901 { .role = "dbclk", .clk = "gpio1_dbck", },
1904 static struct omap_hwmod_ocp_if *omap3xxx_gpio1_slaves[] = {
1905 &omap3xxx_l4_wkup__gpio1,
1908 static struct omap_hwmod omap3xxx_gpio1_hwmod = {
1910 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1911 .mpu_irqs = omap2_gpio1_irqs,
1912 .main_clk = "gpio1_ick",
1913 .opt_clks = gpio1_opt_clks,
1914 .opt_clks_cnt = ARRAY_SIZE(gpio1_opt_clks),
1918 .module_bit = OMAP3430_EN_GPIO1_SHIFT,
1919 .module_offs = WKUP_MOD,
1921 .idlest_idle_bit = OMAP3430_ST_GPIO1_SHIFT,
1924 .slaves = omap3xxx_gpio1_slaves,
1925 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio1_slaves),
1926 .class = &omap3xxx_gpio_hwmod_class,
1927 .dev_attr = &gpio_dev_attr,
1931 static struct omap_hwmod_opt_clk gpio2_opt_clks[] = {
1932 { .role = "dbclk", .clk = "gpio2_dbck", },
1935 static struct omap_hwmod_ocp_if *omap3xxx_gpio2_slaves[] = {
1936 &omap3xxx_l4_per__gpio2,
1939 static struct omap_hwmod omap3xxx_gpio2_hwmod = {
1941 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1942 .mpu_irqs = omap2_gpio2_irqs,
1943 .main_clk = "gpio2_ick",
1944 .opt_clks = gpio2_opt_clks,
1945 .opt_clks_cnt = ARRAY_SIZE(gpio2_opt_clks),
1949 .module_bit = OMAP3430_EN_GPIO2_SHIFT,
1950 .module_offs = OMAP3430_PER_MOD,
1952 .idlest_idle_bit = OMAP3430_ST_GPIO2_SHIFT,
1955 .slaves = omap3xxx_gpio2_slaves,
1956 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio2_slaves),
1957 .class = &omap3xxx_gpio_hwmod_class,
1958 .dev_attr = &gpio_dev_attr,
1962 static struct omap_hwmod_opt_clk gpio3_opt_clks[] = {
1963 { .role = "dbclk", .clk = "gpio3_dbck", },
1966 static struct omap_hwmod_ocp_if *omap3xxx_gpio3_slaves[] = {
1967 &omap3xxx_l4_per__gpio3,
1970 static struct omap_hwmod omap3xxx_gpio3_hwmod = {
1972 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
1973 .mpu_irqs = omap2_gpio3_irqs,
1974 .main_clk = "gpio3_ick",
1975 .opt_clks = gpio3_opt_clks,
1976 .opt_clks_cnt = ARRAY_SIZE(gpio3_opt_clks),
1980 .module_bit = OMAP3430_EN_GPIO3_SHIFT,
1981 .module_offs = OMAP3430_PER_MOD,
1983 .idlest_idle_bit = OMAP3430_ST_GPIO3_SHIFT,
1986 .slaves = omap3xxx_gpio3_slaves,
1987 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio3_slaves),
1988 .class = &omap3xxx_gpio_hwmod_class,
1989 .dev_attr = &gpio_dev_attr,
1993 static struct omap_hwmod_opt_clk gpio4_opt_clks[] = {
1994 { .role = "dbclk", .clk = "gpio4_dbck", },
1997 static struct omap_hwmod_ocp_if *omap3xxx_gpio4_slaves[] = {
1998 &omap3xxx_l4_per__gpio4,
2001 static struct omap_hwmod omap3xxx_gpio4_hwmod = {
2003 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
2004 .mpu_irqs = omap2_gpio4_irqs,
2005 .main_clk = "gpio4_ick",
2006 .opt_clks = gpio4_opt_clks,
2007 .opt_clks_cnt = ARRAY_SIZE(gpio4_opt_clks),
2011 .module_bit = OMAP3430_EN_GPIO4_SHIFT,
2012 .module_offs = OMAP3430_PER_MOD,
2014 .idlest_idle_bit = OMAP3430_ST_GPIO4_SHIFT,
2017 .slaves = omap3xxx_gpio4_slaves,
2018 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio4_slaves),
2019 .class = &omap3xxx_gpio_hwmod_class,
2020 .dev_attr = &gpio_dev_attr,
2024 static struct omap_hwmod_irq_info omap3xxx_gpio5_irqs[] = {
2025 { .irq = 33 }, /* INT_34XX_GPIO_BANK5 */
2029 static struct omap_hwmod_opt_clk gpio5_opt_clks[] = {
2030 { .role = "dbclk", .clk = "gpio5_dbck", },
2033 static struct omap_hwmod_ocp_if *omap3xxx_gpio5_slaves[] = {
2034 &omap3xxx_l4_per__gpio5,
2037 static struct omap_hwmod omap3xxx_gpio5_hwmod = {
2039 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
2040 .mpu_irqs = omap3xxx_gpio5_irqs,
2041 .main_clk = "gpio5_ick",
2042 .opt_clks = gpio5_opt_clks,
2043 .opt_clks_cnt = ARRAY_SIZE(gpio5_opt_clks),
2047 .module_bit = OMAP3430_EN_GPIO5_SHIFT,
2048 .module_offs = OMAP3430_PER_MOD,
2050 .idlest_idle_bit = OMAP3430_ST_GPIO5_SHIFT,
2053 .slaves = omap3xxx_gpio5_slaves,
2054 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio5_slaves),
2055 .class = &omap3xxx_gpio_hwmod_class,
2056 .dev_attr = &gpio_dev_attr,
2060 static struct omap_hwmod_irq_info omap3xxx_gpio6_irqs[] = {
2061 { .irq = 34 }, /* INT_34XX_GPIO_BANK6 */
2065 static struct omap_hwmod_opt_clk gpio6_opt_clks[] = {
2066 { .role = "dbclk", .clk = "gpio6_dbck", },
2069 static struct omap_hwmod_ocp_if *omap3xxx_gpio6_slaves[] = {
2070 &omap3xxx_l4_per__gpio6,
2073 static struct omap_hwmod omap3xxx_gpio6_hwmod = {
2075 .flags = HWMOD_CONTROL_OPT_CLKS_IN_RESET,
2076 .mpu_irqs = omap3xxx_gpio6_irqs,
2077 .main_clk = "gpio6_ick",
2078 .opt_clks = gpio6_opt_clks,
2079 .opt_clks_cnt = ARRAY_SIZE(gpio6_opt_clks),
2083 .module_bit = OMAP3430_EN_GPIO6_SHIFT,
2084 .module_offs = OMAP3430_PER_MOD,
2086 .idlest_idle_bit = OMAP3430_ST_GPIO6_SHIFT,
2089 .slaves = omap3xxx_gpio6_slaves,
2090 .slaves_cnt = ARRAY_SIZE(omap3xxx_gpio6_slaves),
2091 .class = &omap3xxx_gpio_hwmod_class,
2092 .dev_attr = &gpio_dev_attr,
2095 /* dma_system -> L3 */
2096 static struct omap_hwmod_ocp_if omap3xxx_dma_system__l3 = {
2097 .master = &omap3xxx_dma_system_hwmod,
2098 .slave = &omap3xxx_l3_main_hwmod,
2099 .clk = "core_l3_ick",
2100 .user = OCP_USER_MPU | OCP_USER_SDMA,
2103 /* dma attributes */
2104 static struct omap_dma_dev_attr dma_dev_attr = {
2105 .dev_caps = RESERVE_CHANNEL | DMA_LINKED_LCH | GLOBAL_PRIORITY |
2106 IS_CSSA_32 | IS_CDSA_32 | IS_RW_PRIORITY,
2110 static struct omap_hwmod_class_sysconfig omap3xxx_dma_sysc = {
2112 .sysc_offs = 0x002c,
2113 .syss_offs = 0x0028,
2114 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET |
2115 SYSC_HAS_MIDLEMODE | SYSC_HAS_CLOCKACTIVITY |
2116 SYSC_HAS_EMUFREE | SYSC_HAS_AUTOIDLE |
2117 SYSS_HAS_RESET_STATUS),
2118 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART |
2119 MSTANDBY_FORCE | MSTANDBY_NO | MSTANDBY_SMART),
2120 .sysc_fields = &omap_hwmod_sysc_type1,
2123 static struct omap_hwmod_class omap3xxx_dma_hwmod_class = {
2125 .sysc = &omap3xxx_dma_sysc,
2129 static struct omap_hwmod_addr_space omap3xxx_dma_system_addrs[] = {
2131 .pa_start = 0x48056000,
2132 .pa_end = 0x48056fff,
2133 .flags = ADDR_TYPE_RT
2138 /* dma_system master ports */
2139 static struct omap_hwmod_ocp_if *omap3xxx_dma_system_masters[] = {
2140 &omap3xxx_dma_system__l3,
2143 /* l4_cfg -> dma_system */
2144 static struct omap_hwmod_ocp_if omap3xxx_l4_core__dma_system = {
2145 .master = &omap3xxx_l4_core_hwmod,
2146 .slave = &omap3xxx_dma_system_hwmod,
2147 .clk = "core_l4_ick",
2148 .addr = omap3xxx_dma_system_addrs,
2149 .user = OCP_USER_MPU | OCP_USER_SDMA,
2152 /* dma_system slave ports */
2153 static struct omap_hwmod_ocp_if *omap3xxx_dma_system_slaves[] = {
2154 &omap3xxx_l4_core__dma_system,
2157 static struct omap_hwmod omap3xxx_dma_system_hwmod = {
2159 .class = &omap3xxx_dma_hwmod_class,
2160 .mpu_irqs = omap2_dma_system_irqs,
2161 .main_clk = "core_l3_ick",
2164 .module_offs = CORE_MOD,
2166 .module_bit = OMAP3430_ST_SDMA_SHIFT,
2168 .idlest_idle_bit = OMAP3430_ST_SDMA_SHIFT,
2171 .slaves = omap3xxx_dma_system_slaves,
2172 .slaves_cnt = ARRAY_SIZE(omap3xxx_dma_system_slaves),
2173 .masters = omap3xxx_dma_system_masters,
2174 .masters_cnt = ARRAY_SIZE(omap3xxx_dma_system_masters),
2175 .dev_attr = &dma_dev_attr,
2176 .flags = HWMOD_NO_IDLEST,
2181 * multi channel buffered serial port controller
2184 static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sysc = {
2185 .sysc_offs = 0x008c,
2186 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_ENAWAKEUP |
2187 SYSC_HAS_SIDLEMODE | SYSC_HAS_SOFTRESET),
2188 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2189 .sysc_fields = &omap_hwmod_sysc_type1,
2193 static struct omap_hwmod_class omap3xxx_mcbsp_hwmod_class = {
2195 .sysc = &omap3xxx_mcbsp_sysc,
2196 .rev = MCBSP_CONFIG_TYPE3,
2200 static struct omap_hwmod_irq_info omap3xxx_mcbsp1_irqs[] = {
2201 { .name = "irq", .irq = 16 },
2202 { .name = "tx", .irq = 59 },
2203 { .name = "rx", .irq = 60 },
2207 static struct omap_hwmod_addr_space omap3xxx_mcbsp1_addrs[] = {
2210 .pa_start = 0x48074000,
2211 .pa_end = 0x480740ff,
2212 .flags = ADDR_TYPE_RT
2217 /* l4_core -> mcbsp1 */
2218 static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp1 = {
2219 .master = &omap3xxx_l4_core_hwmod,
2220 .slave = &omap3xxx_mcbsp1_hwmod,
2221 .clk = "mcbsp1_ick",
2222 .addr = omap3xxx_mcbsp1_addrs,
2223 .user = OCP_USER_MPU | OCP_USER_SDMA,
2226 /* mcbsp1 slave ports */
2227 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp1_slaves[] = {
2228 &omap3xxx_l4_core__mcbsp1,
2231 static struct omap_hwmod omap3xxx_mcbsp1_hwmod = {
2233 .class = &omap3xxx_mcbsp_hwmod_class,
2234 .mpu_irqs = omap3xxx_mcbsp1_irqs,
2235 .sdma_reqs = omap2_mcbsp1_sdma_reqs,
2236 .main_clk = "mcbsp1_fck",
2240 .module_bit = OMAP3430_EN_MCBSP1_SHIFT,
2241 .module_offs = CORE_MOD,
2243 .idlest_idle_bit = OMAP3430_ST_MCBSP1_SHIFT,
2246 .slaves = omap3xxx_mcbsp1_slaves,
2247 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp1_slaves),
2251 static struct omap_hwmod_irq_info omap3xxx_mcbsp2_irqs[] = {
2252 { .name = "irq", .irq = 17 },
2253 { .name = "tx", .irq = 62 },
2254 { .name = "rx", .irq = 63 },
2258 static struct omap_hwmod_addr_space omap3xxx_mcbsp2_addrs[] = {
2261 .pa_start = 0x49022000,
2262 .pa_end = 0x490220ff,
2263 .flags = ADDR_TYPE_RT
2268 /* l4_per -> mcbsp2 */
2269 static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2 = {
2270 .master = &omap3xxx_l4_per_hwmod,
2271 .slave = &omap3xxx_mcbsp2_hwmod,
2272 .clk = "mcbsp2_ick",
2273 .addr = omap3xxx_mcbsp2_addrs,
2274 .user = OCP_USER_MPU | OCP_USER_SDMA,
2277 /* mcbsp2 slave ports */
2278 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_slaves[] = {
2279 &omap3xxx_l4_per__mcbsp2,
2282 static struct omap_mcbsp_dev_attr omap34xx_mcbsp2_dev_attr = {
2283 .sidetone = "mcbsp2_sidetone",
2286 static struct omap_hwmod omap3xxx_mcbsp2_hwmod = {
2288 .class = &omap3xxx_mcbsp_hwmod_class,
2289 .mpu_irqs = omap3xxx_mcbsp2_irqs,
2290 .sdma_reqs = omap2_mcbsp2_sdma_reqs,
2291 .main_clk = "mcbsp2_fck",
2295 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
2296 .module_offs = OMAP3430_PER_MOD,
2298 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
2301 .slaves = omap3xxx_mcbsp2_slaves,
2302 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_slaves),
2303 .dev_attr = &omap34xx_mcbsp2_dev_attr,
2307 static struct omap_hwmod_irq_info omap3xxx_mcbsp3_irqs[] = {
2308 { .name = "irq", .irq = 22 },
2309 { .name = "tx", .irq = 89 },
2310 { .name = "rx", .irq = 90 },
2314 static struct omap_hwmod_addr_space omap3xxx_mcbsp3_addrs[] = {
2317 .pa_start = 0x49024000,
2318 .pa_end = 0x490240ff,
2319 .flags = ADDR_TYPE_RT
2324 /* l4_per -> mcbsp3 */
2325 static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3 = {
2326 .master = &omap3xxx_l4_per_hwmod,
2327 .slave = &omap3xxx_mcbsp3_hwmod,
2328 .clk = "mcbsp3_ick",
2329 .addr = omap3xxx_mcbsp3_addrs,
2330 .user = OCP_USER_MPU | OCP_USER_SDMA,
2333 /* mcbsp3 slave ports */
2334 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_slaves[] = {
2335 &omap3xxx_l4_per__mcbsp3,
2338 static struct omap_mcbsp_dev_attr omap34xx_mcbsp3_dev_attr = {
2339 .sidetone = "mcbsp3_sidetone",
2342 static struct omap_hwmod omap3xxx_mcbsp3_hwmod = {
2344 .class = &omap3xxx_mcbsp_hwmod_class,
2345 .mpu_irqs = omap3xxx_mcbsp3_irqs,
2346 .sdma_reqs = omap2_mcbsp3_sdma_reqs,
2347 .main_clk = "mcbsp3_fck",
2351 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
2352 .module_offs = OMAP3430_PER_MOD,
2354 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
2357 .slaves = omap3xxx_mcbsp3_slaves,
2358 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_slaves),
2359 .dev_attr = &omap34xx_mcbsp3_dev_attr,
2363 static struct omap_hwmod_irq_info omap3xxx_mcbsp4_irqs[] = {
2364 { .name = "irq", .irq = 23 },
2365 { .name = "tx", .irq = 54 },
2366 { .name = "rx", .irq = 55 },
2370 static struct omap_hwmod_dma_info omap3xxx_mcbsp4_sdma_chs[] = {
2371 { .name = "rx", .dma_req = 20 },
2372 { .name = "tx", .dma_req = 19 },
2376 static struct omap_hwmod_addr_space omap3xxx_mcbsp4_addrs[] = {
2379 .pa_start = 0x49026000,
2380 .pa_end = 0x490260ff,
2381 .flags = ADDR_TYPE_RT
2386 /* l4_per -> mcbsp4 */
2387 static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp4 = {
2388 .master = &omap3xxx_l4_per_hwmod,
2389 .slave = &omap3xxx_mcbsp4_hwmod,
2390 .clk = "mcbsp4_ick",
2391 .addr = omap3xxx_mcbsp4_addrs,
2392 .user = OCP_USER_MPU | OCP_USER_SDMA,
2395 /* mcbsp4 slave ports */
2396 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp4_slaves[] = {
2397 &omap3xxx_l4_per__mcbsp4,
2400 static struct omap_hwmod omap3xxx_mcbsp4_hwmod = {
2402 .class = &omap3xxx_mcbsp_hwmod_class,
2403 .mpu_irqs = omap3xxx_mcbsp4_irqs,
2404 .sdma_reqs = omap3xxx_mcbsp4_sdma_chs,
2405 .main_clk = "mcbsp4_fck",
2409 .module_bit = OMAP3430_EN_MCBSP4_SHIFT,
2410 .module_offs = OMAP3430_PER_MOD,
2412 .idlest_idle_bit = OMAP3430_ST_MCBSP4_SHIFT,
2415 .slaves = omap3xxx_mcbsp4_slaves,
2416 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp4_slaves),
2420 static struct omap_hwmod_irq_info omap3xxx_mcbsp5_irqs[] = {
2421 { .name = "irq", .irq = 27 },
2422 { .name = "tx", .irq = 81 },
2423 { .name = "rx", .irq = 82 },
2427 static struct omap_hwmod_dma_info omap3xxx_mcbsp5_sdma_chs[] = {
2428 { .name = "rx", .dma_req = 22 },
2429 { .name = "tx", .dma_req = 21 },
2433 static struct omap_hwmod_addr_space omap3xxx_mcbsp5_addrs[] = {
2436 .pa_start = 0x48096000,
2437 .pa_end = 0x480960ff,
2438 .flags = ADDR_TYPE_RT
2443 /* l4_core -> mcbsp5 */
2444 static struct omap_hwmod_ocp_if omap3xxx_l4_core__mcbsp5 = {
2445 .master = &omap3xxx_l4_core_hwmod,
2446 .slave = &omap3xxx_mcbsp5_hwmod,
2447 .clk = "mcbsp5_ick",
2448 .addr = omap3xxx_mcbsp5_addrs,
2449 .user = OCP_USER_MPU | OCP_USER_SDMA,
2452 /* mcbsp5 slave ports */
2453 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp5_slaves[] = {
2454 &omap3xxx_l4_core__mcbsp5,
2457 static struct omap_hwmod omap3xxx_mcbsp5_hwmod = {
2459 .class = &omap3xxx_mcbsp_hwmod_class,
2460 .mpu_irqs = omap3xxx_mcbsp5_irqs,
2461 .sdma_reqs = omap3xxx_mcbsp5_sdma_chs,
2462 .main_clk = "mcbsp5_fck",
2466 .module_bit = OMAP3430_EN_MCBSP5_SHIFT,
2467 .module_offs = CORE_MOD,
2469 .idlest_idle_bit = OMAP3430_ST_MCBSP5_SHIFT,
2472 .slaves = omap3xxx_mcbsp5_slaves,
2473 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp5_slaves),
2475 /* 'mcbsp sidetone' class */
2477 static struct omap_hwmod_class_sysconfig omap3xxx_mcbsp_sidetone_sysc = {
2478 .sysc_offs = 0x0010,
2479 .sysc_flags = SYSC_HAS_AUTOIDLE,
2480 .sysc_fields = &omap_hwmod_sysc_type1,
2483 static struct omap_hwmod_class omap3xxx_mcbsp_sidetone_hwmod_class = {
2484 .name = "mcbsp_sidetone",
2485 .sysc = &omap3xxx_mcbsp_sidetone_sysc,
2488 /* mcbsp2_sidetone */
2489 static struct omap_hwmod_irq_info omap3xxx_mcbsp2_sidetone_irqs[] = {
2490 { .name = "irq", .irq = 4 },
2494 static struct omap_hwmod_addr_space omap3xxx_mcbsp2_sidetone_addrs[] = {
2497 .pa_start = 0x49028000,
2498 .pa_end = 0x490280ff,
2499 .flags = ADDR_TYPE_RT
2504 /* l4_per -> mcbsp2_sidetone */
2505 static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp2_sidetone = {
2506 .master = &omap3xxx_l4_per_hwmod,
2507 .slave = &omap3xxx_mcbsp2_sidetone_hwmod,
2508 .clk = "mcbsp2_ick",
2509 .addr = omap3xxx_mcbsp2_sidetone_addrs,
2510 .user = OCP_USER_MPU,
2513 /* mcbsp2_sidetone slave ports */
2514 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp2_sidetone_slaves[] = {
2515 &omap3xxx_l4_per__mcbsp2_sidetone,
2518 static struct omap_hwmod omap3xxx_mcbsp2_sidetone_hwmod = {
2519 .name = "mcbsp2_sidetone",
2520 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
2521 .mpu_irqs = omap3xxx_mcbsp2_sidetone_irqs,
2522 .main_clk = "mcbsp2_fck",
2526 .module_bit = OMAP3430_EN_MCBSP2_SHIFT,
2527 .module_offs = OMAP3430_PER_MOD,
2529 .idlest_idle_bit = OMAP3430_ST_MCBSP2_SHIFT,
2532 .slaves = omap3xxx_mcbsp2_sidetone_slaves,
2533 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp2_sidetone_slaves),
2536 /* mcbsp3_sidetone */
2537 static struct omap_hwmod_irq_info omap3xxx_mcbsp3_sidetone_irqs[] = {
2538 { .name = "irq", .irq = 5 },
2542 static struct omap_hwmod_addr_space omap3xxx_mcbsp3_sidetone_addrs[] = {
2545 .pa_start = 0x4902A000,
2546 .pa_end = 0x4902A0ff,
2547 .flags = ADDR_TYPE_RT
2552 /* l4_per -> mcbsp3_sidetone */
2553 static struct omap_hwmod_ocp_if omap3xxx_l4_per__mcbsp3_sidetone = {
2554 .master = &omap3xxx_l4_per_hwmod,
2555 .slave = &omap3xxx_mcbsp3_sidetone_hwmod,
2556 .clk = "mcbsp3_ick",
2557 .addr = omap3xxx_mcbsp3_sidetone_addrs,
2558 .user = OCP_USER_MPU,
2561 /* mcbsp3_sidetone slave ports */
2562 static struct omap_hwmod_ocp_if *omap3xxx_mcbsp3_sidetone_slaves[] = {
2563 &omap3xxx_l4_per__mcbsp3_sidetone,
2566 static struct omap_hwmod omap3xxx_mcbsp3_sidetone_hwmod = {
2567 .name = "mcbsp3_sidetone",
2568 .class = &omap3xxx_mcbsp_sidetone_hwmod_class,
2569 .mpu_irqs = omap3xxx_mcbsp3_sidetone_irqs,
2570 .main_clk = "mcbsp3_fck",
2574 .module_bit = OMAP3430_EN_MCBSP3_SHIFT,
2575 .module_offs = OMAP3430_PER_MOD,
2577 .idlest_idle_bit = OMAP3430_ST_MCBSP3_SHIFT,
2580 .slaves = omap3xxx_mcbsp3_sidetone_slaves,
2581 .slaves_cnt = ARRAY_SIZE(omap3xxx_mcbsp3_sidetone_slaves),
2586 static struct omap_hwmod_sysc_fields omap34xx_sr_sysc_fields = {
2590 static struct omap_hwmod_class_sysconfig omap34xx_sr_sysc = {
2592 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_NO_CACHE),
2593 .clockact = CLOCKACT_TEST_ICLK,
2594 .sysc_fields = &omap34xx_sr_sysc_fields,
2597 static struct omap_hwmod_class omap34xx_smartreflex_hwmod_class = {
2598 .name = "smartreflex",
2599 .sysc = &omap34xx_sr_sysc,
2603 static struct omap_hwmod_sysc_fields omap36xx_sr_sysc_fields = {
2608 static struct omap_hwmod_class_sysconfig omap36xx_sr_sysc = {
2610 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2611 .sysc_flags = (SYSC_HAS_SIDLEMODE | SYSC_HAS_ENAWAKEUP |
2613 .sysc_fields = &omap36xx_sr_sysc_fields,
2616 static struct omap_hwmod_class omap36xx_smartreflex_hwmod_class = {
2617 .name = "smartreflex",
2618 .sysc = &omap36xx_sr_sysc,
2623 static struct omap_smartreflex_dev_attr sr1_dev_attr = {
2624 .sensor_voltdm_name = "mpu_iva",
2627 static struct omap_hwmod_ocp_if *omap3_sr1_slaves[] = {
2628 &omap3_l4_core__sr1,
2631 static struct omap_hwmod omap34xx_sr1_hwmod = {
2633 .class = &omap34xx_smartreflex_hwmod_class,
2634 .main_clk = "sr1_fck",
2638 .module_bit = OMAP3430_EN_SR1_SHIFT,
2639 .module_offs = WKUP_MOD,
2641 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
2644 .slaves = omap3_sr1_slaves,
2645 .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
2646 .dev_attr = &sr1_dev_attr,
2647 .mpu_irqs = omap3_smartreflex_mpu_irqs,
2648 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
2651 static struct omap_hwmod omap36xx_sr1_hwmod = {
2653 .class = &omap36xx_smartreflex_hwmod_class,
2654 .main_clk = "sr1_fck",
2658 .module_bit = OMAP3430_EN_SR1_SHIFT,
2659 .module_offs = WKUP_MOD,
2661 .idlest_idle_bit = OMAP3430_EN_SR1_SHIFT,
2664 .slaves = omap3_sr1_slaves,
2665 .slaves_cnt = ARRAY_SIZE(omap3_sr1_slaves),
2666 .dev_attr = &sr1_dev_attr,
2667 .mpu_irqs = omap3_smartreflex_mpu_irqs,
2671 static struct omap_smartreflex_dev_attr sr2_dev_attr = {
2672 .sensor_voltdm_name = "core",
2675 static struct omap_hwmod_ocp_if *omap3_sr2_slaves[] = {
2676 &omap3_l4_core__sr2,
2679 static struct omap_hwmod omap34xx_sr2_hwmod = {
2681 .class = &omap34xx_smartreflex_hwmod_class,
2682 .main_clk = "sr2_fck",
2686 .module_bit = OMAP3430_EN_SR2_SHIFT,
2687 .module_offs = WKUP_MOD,
2689 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
2692 .slaves = omap3_sr2_slaves,
2693 .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
2694 .dev_attr = &sr2_dev_attr,
2695 .mpu_irqs = omap3_smartreflex_core_irqs,
2696 .flags = HWMOD_SET_DEFAULT_CLOCKACT,
2699 static struct omap_hwmod omap36xx_sr2_hwmod = {
2701 .class = &omap36xx_smartreflex_hwmod_class,
2702 .main_clk = "sr2_fck",
2706 .module_bit = OMAP3430_EN_SR2_SHIFT,
2707 .module_offs = WKUP_MOD,
2709 .idlest_idle_bit = OMAP3430_EN_SR2_SHIFT,
2712 .slaves = omap3_sr2_slaves,
2713 .slaves_cnt = ARRAY_SIZE(omap3_sr2_slaves),
2714 .dev_attr = &sr2_dev_attr,
2715 .mpu_irqs = omap3_smartreflex_core_irqs,
2720 * mailbox module allowing communication between the on-chip processors
2721 * using a queued mailbox-interrupt mechanism.
2724 static struct omap_hwmod_class_sysconfig omap3xxx_mailbox_sysc = {
2728 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2729 SYSC_HAS_SOFTRESET | SYSC_HAS_AUTOIDLE),
2730 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2731 .sysc_fields = &omap_hwmod_sysc_type1,
2734 static struct omap_hwmod_class omap3xxx_mailbox_hwmod_class = {
2736 .sysc = &omap3xxx_mailbox_sysc,
2739 static struct omap_hwmod omap3xxx_mailbox_hwmod;
2740 static struct omap_hwmod_irq_info omap3xxx_mailbox_irqs[] = {
2745 static struct omap_hwmod_addr_space omap3xxx_mailbox_addrs[] = {
2747 .pa_start = 0x48094000,
2748 .pa_end = 0x480941ff,
2749 .flags = ADDR_TYPE_RT,
2754 /* l4_core -> mailbox */
2755 static struct omap_hwmod_ocp_if omap3xxx_l4_core__mailbox = {
2756 .master = &omap3xxx_l4_core_hwmod,
2757 .slave = &omap3xxx_mailbox_hwmod,
2758 .addr = omap3xxx_mailbox_addrs,
2759 .user = OCP_USER_MPU | OCP_USER_SDMA,
2762 /* mailbox slave ports */
2763 static struct omap_hwmod_ocp_if *omap3xxx_mailbox_slaves[] = {
2764 &omap3xxx_l4_core__mailbox,
2767 static struct omap_hwmod omap3xxx_mailbox_hwmod = {
2769 .class = &omap3xxx_mailbox_hwmod_class,
2770 .mpu_irqs = omap3xxx_mailbox_irqs,
2771 .main_clk = "mailboxes_ick",
2775 .module_bit = OMAP3430_EN_MAILBOXES_SHIFT,
2776 .module_offs = CORE_MOD,
2778 .idlest_idle_bit = OMAP3430_ST_MAILBOXES_SHIFT,
2781 .slaves = omap3xxx_mailbox_slaves,
2782 .slaves_cnt = ARRAY_SIZE(omap3xxx_mailbox_slaves),
2785 /* l4 core -> mcspi1 interface */
2786 static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi1 = {
2787 .master = &omap3xxx_l4_core_hwmod,
2788 .slave = &omap34xx_mcspi1,
2789 .clk = "mcspi1_ick",
2790 .addr = omap2_mcspi1_addr_space,
2791 .user = OCP_USER_MPU | OCP_USER_SDMA,
2794 /* l4 core -> mcspi2 interface */
2795 static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi2 = {
2796 .master = &omap3xxx_l4_core_hwmod,
2797 .slave = &omap34xx_mcspi2,
2798 .clk = "mcspi2_ick",
2799 .addr = omap2_mcspi2_addr_space,
2800 .user = OCP_USER_MPU | OCP_USER_SDMA,
2803 /* l4 core -> mcspi3 interface */
2804 static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi3 = {
2805 .master = &omap3xxx_l4_core_hwmod,
2806 .slave = &omap34xx_mcspi3,
2807 .clk = "mcspi3_ick",
2808 .addr = omap2430_mcspi3_addr_space,
2809 .user = OCP_USER_MPU | OCP_USER_SDMA,
2812 /* l4 core -> mcspi4 interface */
2813 static struct omap_hwmod_addr_space omap34xx_mcspi4_addr_space[] = {
2815 .pa_start = 0x480ba000,
2816 .pa_end = 0x480ba0ff,
2817 .flags = ADDR_TYPE_RT,
2822 static struct omap_hwmod_ocp_if omap34xx_l4_core__mcspi4 = {
2823 .master = &omap3xxx_l4_core_hwmod,
2824 .slave = &omap34xx_mcspi4,
2825 .clk = "mcspi4_ick",
2826 .addr = omap34xx_mcspi4_addr_space,
2827 .user = OCP_USER_MPU | OCP_USER_SDMA,
2832 * multichannel serial port interface (mcspi) / master/slave synchronous serial
2836 static struct omap_hwmod_class_sysconfig omap34xx_mcspi_sysc = {
2838 .sysc_offs = 0x0010,
2839 .syss_offs = 0x0014,
2840 .sysc_flags = (SYSC_HAS_CLOCKACTIVITY | SYSC_HAS_SIDLEMODE |
2841 SYSC_HAS_ENAWAKEUP | SYSC_HAS_SOFTRESET |
2842 SYSC_HAS_AUTOIDLE | SYSS_HAS_RESET_STATUS),
2843 .idlemodes = (SIDLE_FORCE | SIDLE_NO | SIDLE_SMART),
2844 .sysc_fields = &omap_hwmod_sysc_type1,
2847 static struct omap_hwmod_class omap34xx_mcspi_class = {
2849 .sysc = &omap34xx_mcspi_sysc,
2850 .rev = OMAP3_MCSPI_REV,
2854 static struct omap_hwmod_ocp_if *omap34xx_mcspi1_slaves[] = {
2855 &omap34xx_l4_core__mcspi1,
2858 static struct omap2_mcspi_dev_attr omap_mcspi1_dev_attr = {
2859 .num_chipselect = 4,
2862 static struct omap_hwmod omap34xx_mcspi1 = {
2864 .mpu_irqs = omap2_mcspi1_mpu_irqs,
2865 .sdma_reqs = omap2_mcspi1_sdma_reqs,
2866 .main_clk = "mcspi1_fck",
2869 .module_offs = CORE_MOD,
2871 .module_bit = OMAP3430_EN_MCSPI1_SHIFT,
2873 .idlest_idle_bit = OMAP3430_ST_MCSPI1_SHIFT,
2876 .slaves = omap34xx_mcspi1_slaves,
2877 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi1_slaves),
2878 .class = &omap34xx_mcspi_class,
2879 .dev_attr = &omap_mcspi1_dev_attr,
2883 static struct omap_hwmod_ocp_if *omap34xx_mcspi2_slaves[] = {
2884 &omap34xx_l4_core__mcspi2,
2887 static struct omap2_mcspi_dev_attr omap_mcspi2_dev_attr = {
2888 .num_chipselect = 2,
2891 static struct omap_hwmod omap34xx_mcspi2 = {
2893 .mpu_irqs = omap2_mcspi2_mpu_irqs,
2894 .sdma_reqs = omap2_mcspi2_sdma_reqs,
2895 .main_clk = "mcspi2_fck",
2898 .module_offs = CORE_MOD,
2900 .module_bit = OMAP3430_EN_MCSPI2_SHIFT,
2902 .idlest_idle_bit = OMAP3430_ST_MCSPI2_SHIFT,
2905 .slaves = omap34xx_mcspi2_slaves,
2906 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi2_slaves),
2907 .class = &omap34xx_mcspi_class,
2908 .dev_attr = &omap_mcspi2_dev_attr,
2912 static struct omap_hwmod_irq_info omap34xx_mcspi3_mpu_irqs[] = {
2913 { .name = "irq", .irq = 91 }, /* 91 */
2917 static struct omap_hwmod_dma_info omap34xx_mcspi3_sdma_reqs[] = {
2918 { .name = "tx0", .dma_req = 15 },
2919 { .name = "rx0", .dma_req = 16 },
2920 { .name = "tx1", .dma_req = 23 },
2921 { .name = "rx1", .dma_req = 24 },
2925 static struct omap_hwmod_ocp_if *omap34xx_mcspi3_slaves[] = {
2926 &omap34xx_l4_core__mcspi3,
2929 static struct omap2_mcspi_dev_attr omap_mcspi3_dev_attr = {
2930 .num_chipselect = 2,
2933 static struct omap_hwmod omap34xx_mcspi3 = {
2935 .mpu_irqs = omap34xx_mcspi3_mpu_irqs,
2936 .sdma_reqs = omap34xx_mcspi3_sdma_reqs,
2937 .main_clk = "mcspi3_fck",
2940 .module_offs = CORE_MOD,
2942 .module_bit = OMAP3430_EN_MCSPI3_SHIFT,
2944 .idlest_idle_bit = OMAP3430_ST_MCSPI3_SHIFT,
2947 .slaves = omap34xx_mcspi3_slaves,
2948 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi3_slaves),
2949 .class = &omap34xx_mcspi_class,
2950 .dev_attr = &omap_mcspi3_dev_attr,
2954 static struct omap_hwmod_irq_info omap34xx_mcspi4_mpu_irqs[] = {
2955 { .name = "irq", .irq = INT_34XX_SPI4_IRQ }, /* 48 */
2959 static struct omap_hwmod_dma_info omap34xx_mcspi4_sdma_reqs[] = {
2960 { .name = "tx0", .dma_req = 70 }, /* DMA_SPI4_TX0 */
2961 { .name = "rx0", .dma_req = 71 }, /* DMA_SPI4_RX0 */
2965 static struct omap_hwmod_ocp_if *omap34xx_mcspi4_slaves[] = {
2966 &omap34xx_l4_core__mcspi4,
2969 static struct omap2_mcspi_dev_attr omap_mcspi4_dev_attr = {
2970 .num_chipselect = 1,
2973 static struct omap_hwmod omap34xx_mcspi4 = {
2975 .mpu_irqs = omap34xx_mcspi4_mpu_irqs,
2976 .sdma_reqs = omap34xx_mcspi4_sdma_reqs,
2977 .main_clk = "mcspi4_fck",
2980 .module_offs = CORE_MOD,
2982 .module_bit = OMAP3430_EN_MCSPI4_SHIFT,
2984 .idlest_idle_bit = OMAP3430_ST_MCSPI4_SHIFT,
2987 .slaves = omap34xx_mcspi4_slaves,
2988 .slaves_cnt = ARRAY_SIZE(omap34xx_mcspi4_slaves),
2989 .class = &omap34xx_mcspi_class,
2990 .dev_attr = &omap_mcspi4_dev_attr,
2994 struct omap_hwmod_class omap34xx_bandgap_ts_class = {
2995 .name = "bandgap_ts",
2998 static struct omap_hwmod_addr_space omap3xxx_bandgap_ts_addrs[] = {
3001 .pa_start = 0x48002524,
3002 .pa_end = 0x48002524 + 4,
3003 .flags = ADDR_TYPE_RT
3008 static struct omap_hwmod omap34xx_bandgap_ts;
3010 /* l4_core -> bandgap */
3011 static struct omap_hwmod_ocp_if omap3xxx_l4_core__bandgap_ts = {
3012 .master = &omap3xxx_l4_core_hwmod,
3013 .slave = &omap34xx_bandgap_ts,