Merge branch 'gart/rename' of git://git.kernel.org/pub/scm/linux/kernel/git/joro...
[pandora-kernel.git] / arch / arm / mach-integrator / integrator_ap.c
1 /*
2  *  linux/arch/arm/mach-integrator/integrator_ap.c
3  *
4  *  Copyright (C) 2000-2003 Deep Blue Solutions Ltd
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, write to the Free Software
18  * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA
19  */
20 #include <linux/types.h>
21 #include <linux/kernel.h>
22 #include <linux/init.h>
23 #include <linux/list.h>
24 #include <linux/platform_device.h>
25 #include <linux/slab.h>
26 #include <linux/string.h>
27 #include <linux/sysdev.h>
28 #include <linux/amba/bus.h>
29 #include <linux/amba/kmi.h>
30 #include <linux/clocksource.h>
31 #include <linux/clockchips.h>
32 #include <linux/interrupt.h>
33 #include <linux/io.h>
34
35 #include <mach/hardware.h>
36 #include <mach/platform.h>
37 #include <asm/hardware/arm_timer.h>
38 #include <asm/irq.h>
39 #include <asm/setup.h>
40 #include <asm/param.h>          /* HZ */
41 #include <asm/mach-types.h>
42
43 #include <mach/lm.h>
44
45 #include <asm/mach/arch.h>
46 #include <asm/mach/flash.h>
47 #include <asm/mach/irq.h>
48 #include <asm/mach/map.h>
49 #include <asm/mach/time.h>
50
51 #include <plat/fpga-irq.h>
52
53 #include "common.h"
54
55 /* 
56  * All IO addresses are mapped onto VA 0xFFFx.xxxx, where x.xxxx
57  * is the (PA >> 12).
58  *
59  * Setup a VA for the Integrator interrupt controller (for header #0,
60  * just for now).
61  */
62 #define VA_IC_BASE      __io_address(INTEGRATOR_IC_BASE)
63 #define VA_SC_BASE      __io_address(INTEGRATOR_SC_BASE)
64 #define VA_EBI_BASE     __io_address(INTEGRATOR_EBI_BASE)
65 #define VA_CMIC_BASE    __io_address(INTEGRATOR_HDR_IC)
66
67 /*
68  * Logical      Physical
69  * e8000000     40000000        PCI memory              PHYS_PCI_MEM_BASE       (max 512M)
70  * ec000000     61000000        PCI config space        PHYS_PCI_CONFIG_BASE    (max 16M)
71  * ed000000     62000000        PCI V3 regs             PHYS_PCI_V3_BASE        (max 64k)
72  * ee000000     60000000        PCI IO                  PHYS_PCI_IO_BASE        (max 16M)
73  * ef000000                     Cache flush
74  * f1000000     10000000        Core module registers
75  * f1100000     11000000        System controller registers
76  * f1200000     12000000        EBI registers
77  * f1300000     13000000        Counter/Timer
78  * f1400000     14000000        Interrupt controller
79  * f1600000     16000000        UART 0
80  * f1700000     17000000        UART 1
81  * f1a00000     1a000000        Debug LEDs
82  * f1b00000     1b000000        GPIO
83  */
84
85 static struct map_desc ap_io_desc[] __initdata = {
86         {
87                 .virtual        = IO_ADDRESS(INTEGRATOR_HDR_BASE),
88                 .pfn            = __phys_to_pfn(INTEGRATOR_HDR_BASE),
89                 .length         = SZ_4K,
90                 .type           = MT_DEVICE
91         }, {
92                 .virtual        = IO_ADDRESS(INTEGRATOR_SC_BASE),
93                 .pfn            = __phys_to_pfn(INTEGRATOR_SC_BASE),
94                 .length         = SZ_4K,
95                 .type           = MT_DEVICE
96         }, {
97                 .virtual        = IO_ADDRESS(INTEGRATOR_EBI_BASE),
98                 .pfn            = __phys_to_pfn(INTEGRATOR_EBI_BASE),
99                 .length         = SZ_4K,
100                 .type           = MT_DEVICE
101         }, {
102                 .virtual        = IO_ADDRESS(INTEGRATOR_CT_BASE),
103                 .pfn            = __phys_to_pfn(INTEGRATOR_CT_BASE),
104                 .length         = SZ_4K,
105                 .type           = MT_DEVICE
106         }, {
107                 .virtual        = IO_ADDRESS(INTEGRATOR_IC_BASE),
108                 .pfn            = __phys_to_pfn(INTEGRATOR_IC_BASE),
109                 .length         = SZ_4K,
110                 .type           = MT_DEVICE
111         }, {
112                 .virtual        = IO_ADDRESS(INTEGRATOR_UART0_BASE),
113                 .pfn            = __phys_to_pfn(INTEGRATOR_UART0_BASE),
114                 .length         = SZ_4K,
115                 .type           = MT_DEVICE
116         }, {
117                 .virtual        = IO_ADDRESS(INTEGRATOR_UART1_BASE),
118                 .pfn            = __phys_to_pfn(INTEGRATOR_UART1_BASE),
119                 .length         = SZ_4K,
120                 .type           = MT_DEVICE
121         }, {
122                 .virtual        = IO_ADDRESS(INTEGRATOR_DBG_BASE),
123                 .pfn            = __phys_to_pfn(INTEGRATOR_DBG_BASE),
124                 .length         = SZ_4K,
125                 .type           = MT_DEVICE
126         }, {
127                 .virtual        = IO_ADDRESS(INTEGRATOR_AP_GPIO_BASE),
128                 .pfn            = __phys_to_pfn(INTEGRATOR_AP_GPIO_BASE),
129                 .length         = SZ_4K,
130                 .type           = MT_DEVICE
131         }, {
132                 .virtual        = PCI_MEMORY_VADDR,
133                 .pfn            = __phys_to_pfn(PHYS_PCI_MEM_BASE),
134                 .length         = SZ_16M,
135                 .type           = MT_DEVICE
136         }, {
137                 .virtual        = PCI_CONFIG_VADDR,
138                 .pfn            = __phys_to_pfn(PHYS_PCI_CONFIG_BASE),
139                 .length         = SZ_16M,
140                 .type           = MT_DEVICE
141         }, {
142                 .virtual        = PCI_V3_VADDR,
143                 .pfn            = __phys_to_pfn(PHYS_PCI_V3_BASE),
144                 .length         = SZ_64K,
145                 .type           = MT_DEVICE
146         }, {
147                 .virtual        = PCI_IO_VADDR,
148                 .pfn            = __phys_to_pfn(PHYS_PCI_IO_BASE),
149                 .length         = SZ_64K,
150                 .type           = MT_DEVICE
151         }
152 };
153
154 static void __init ap_map_io(void)
155 {
156         iotable_init(ap_io_desc, ARRAY_SIZE(ap_io_desc));
157 }
158
159 #define INTEGRATOR_SC_VALID_INT 0x003fffff
160
161 static struct fpga_irq_data sc_irq_data = {
162         .base           = VA_IC_BASE,
163         .irq_start      = 0,
164         .chip.name      = "SC",
165 };
166
167 static void __init ap_init_irq(void)
168 {
169         /* Disable all interrupts initially. */
170         /* Do the core module ones */
171         writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
172
173         /* do the header card stuff next */
174         writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
175         writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
176
177         fpga_irq_init(-1, INTEGRATOR_SC_VALID_INT, &sc_irq_data);
178 }
179
180 #ifdef CONFIG_PM
181 static unsigned long ic_irq_enable;
182
183 static int irq_suspend(struct sys_device *dev, pm_message_t state)
184 {
185         ic_irq_enable = readl(VA_IC_BASE + IRQ_ENABLE);
186         return 0;
187 }
188
189 static int irq_resume(struct sys_device *dev)
190 {
191         /* disable all irq sources */
192         writel(-1, VA_CMIC_BASE + IRQ_ENABLE_CLEAR);
193         writel(-1, VA_IC_BASE + IRQ_ENABLE_CLEAR);
194         writel(-1, VA_IC_BASE + FIQ_ENABLE_CLEAR);
195
196         writel(ic_irq_enable, VA_IC_BASE + IRQ_ENABLE_SET);
197         return 0;
198 }
199 #else
200 #define irq_suspend NULL
201 #define irq_resume NULL
202 #endif
203
204 static struct sysdev_class irq_class = {
205         .name           = "irq",
206         .suspend        = irq_suspend,
207         .resume         = irq_resume,
208 };
209
210 static struct sys_device irq_device = {
211         .id     = 0,
212         .cls    = &irq_class,
213 };
214
215 static int __init irq_init_sysfs(void)
216 {
217         int ret = sysdev_class_register(&irq_class);
218         if (ret == 0)
219                 ret = sysdev_register(&irq_device);
220         return ret;
221 }
222
223 device_initcall(irq_init_sysfs);
224
225 /*
226  * Flash handling.
227  */
228 #define SC_CTRLC (VA_SC_BASE + INTEGRATOR_SC_CTRLC_OFFSET)
229 #define SC_CTRLS (VA_SC_BASE + INTEGRATOR_SC_CTRLS_OFFSET)
230 #define EBI_CSR1 (VA_EBI_BASE + INTEGRATOR_EBI_CSR1_OFFSET)
231 #define EBI_LOCK (VA_EBI_BASE + INTEGRATOR_EBI_LOCK_OFFSET)
232
233 static int ap_flash_init(void)
234 {
235         u32 tmp;
236
237         writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
238
239         tmp = readl(EBI_CSR1) | INTEGRATOR_EBI_WRITE_ENABLE;
240         writel(tmp, EBI_CSR1);
241
242         if (!(readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE)) {
243                 writel(0xa05f, EBI_LOCK);
244                 writel(tmp, EBI_CSR1);
245                 writel(0, EBI_LOCK);
246         }
247         return 0;
248 }
249
250 static void ap_flash_exit(void)
251 {
252         u32 tmp;
253
254         writel(INTEGRATOR_SC_CTRL_nFLVPPEN | INTEGRATOR_SC_CTRL_nFLWP, SC_CTRLC);
255
256         tmp = readl(EBI_CSR1) & ~INTEGRATOR_EBI_WRITE_ENABLE;
257         writel(tmp, EBI_CSR1);
258
259         if (readl(EBI_CSR1) & INTEGRATOR_EBI_WRITE_ENABLE) {
260                 writel(0xa05f, EBI_LOCK);
261                 writel(tmp, EBI_CSR1);
262                 writel(0, EBI_LOCK);
263         }
264 }
265
266 static void ap_flash_set_vpp(int on)
267 {
268         void __iomem *reg = on ? SC_CTRLS : SC_CTRLC;
269
270         writel(INTEGRATOR_SC_CTRL_nFLVPPEN, reg);
271 }
272
273 static struct flash_platform_data ap_flash_data = {
274         .map_name       = "cfi_probe",
275         .width          = 4,
276         .init           = ap_flash_init,
277         .exit           = ap_flash_exit,
278         .set_vpp        = ap_flash_set_vpp,
279 };
280
281 static struct resource cfi_flash_resource = {
282         .start          = INTEGRATOR_FLASH_BASE,
283         .end            = INTEGRATOR_FLASH_BASE + INTEGRATOR_FLASH_SIZE - 1,
284         .flags          = IORESOURCE_MEM,
285 };
286
287 static struct platform_device cfi_flash_device = {
288         .name           = "armflash",
289         .id             = 0,
290         .dev            = {
291                 .platform_data  = &ap_flash_data,
292         },
293         .num_resources  = 1,
294         .resource       = &cfi_flash_resource,
295 };
296
297 static void __init ap_init(void)
298 {
299         unsigned long sc_dec;
300         int i;
301
302         platform_device_register(&cfi_flash_device);
303
304         sc_dec = readl(VA_SC_BASE + INTEGRATOR_SC_DEC_OFFSET);
305         for (i = 0; i < 4; i++) {
306                 struct lm_device *lmdev;
307
308                 if ((sc_dec & (16 << i)) == 0)
309                         continue;
310
311                 lmdev = kzalloc(sizeof(struct lm_device), GFP_KERNEL);
312                 if (!lmdev)
313                         continue;
314
315                 lmdev->resource.start = 0xc0000000 + 0x10000000 * i;
316                 lmdev->resource.end = lmdev->resource.start + 0x0fffffff;
317                 lmdev->resource.flags = IORESOURCE_MEM;
318                 lmdev->irq = IRQ_AP_EXPINT0 + i;
319                 lmdev->id = i;
320
321                 lm_device_register(lmdev);
322         }
323 }
324
325 /*
326  * Where is the timer (VA)?
327  */
328 #define TIMER0_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER0_BASE)
329 #define TIMER1_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER1_BASE)
330 #define TIMER2_VA_BASE IO_ADDRESS(INTEGRATOR_TIMER2_BASE)
331
332 /*
333  * How long is the timer interval?
334  */
335 #define TIMER_INTERVAL  (TICKS_PER_uSEC * mSEC_10)
336 #if TIMER_INTERVAL >= 0x100000
337 #define TICKS2USECS(x)  (256 * (x) / TICKS_PER_uSEC)
338 #elif TIMER_INTERVAL >= 0x10000
339 #define TICKS2USECS(x)  (16 * (x) / TICKS_PER_uSEC)
340 #else
341 #define TICKS2USECS(x)  ((x) / TICKS_PER_uSEC)
342 #endif
343
344 static unsigned long timer_reload;
345
346 static void __iomem * const clksrc_base = (void __iomem *)TIMER2_VA_BASE;
347
348 static cycle_t timersp_read(struct clocksource *cs)
349 {
350         return ~(readl(clksrc_base + TIMER_VALUE) & 0xffff);
351 }
352
353 static struct clocksource clocksource_timersp = {
354         .name           = "timer2",
355         .rating         = 200,
356         .read           = timersp_read,
357         .mask           = CLOCKSOURCE_MASK(16),
358         .flags          = CLOCK_SOURCE_IS_CONTINUOUS,
359 };
360
361 static void integrator_clocksource_init(u32 khz)
362 {
363         struct clocksource *cs = &clocksource_timersp;
364         void __iomem *base = clksrc_base;
365         u32 ctrl = TIMER_CTRL_ENABLE;
366
367         if (khz >= 1500) {
368                 khz /= 16;
369                 ctrl = TIMER_CTRL_DIV16;
370         }
371
372         writel(ctrl, base + TIMER_CTRL);
373         writel(0xffff, base + TIMER_LOAD);
374
375         clocksource_register_khz(cs, khz);
376 }
377
378 static void __iomem * const clkevt_base = (void __iomem *)TIMER1_VA_BASE;
379
380 /*
381  * IRQ handler for the timer
382  */
383 static irqreturn_t integrator_timer_interrupt(int irq, void *dev_id)
384 {
385         struct clock_event_device *evt = dev_id;
386
387         /* clear the interrupt */
388         writel(1, clkevt_base + TIMER_INTCLR);
389
390         evt->event_handler(evt);
391
392         return IRQ_HANDLED;
393 }
394
395 static void clkevt_set_mode(enum clock_event_mode mode, struct clock_event_device *evt)
396 {
397         u32 ctrl = readl(clkevt_base + TIMER_CTRL) & ~TIMER_CTRL_ENABLE;
398
399         BUG_ON(mode == CLOCK_EVT_MODE_ONESHOT);
400
401         if (mode == CLOCK_EVT_MODE_PERIODIC) {
402                 writel(ctrl, clkevt_base + TIMER_CTRL);
403                 writel(timer_reload, clkevt_base + TIMER_LOAD);
404                 ctrl |= TIMER_CTRL_PERIODIC | TIMER_CTRL_ENABLE;
405         }
406
407         writel(ctrl, clkevt_base + TIMER_CTRL);
408 }
409
410 static int clkevt_set_next_event(unsigned long next, struct clock_event_device *evt)
411 {
412         unsigned long ctrl = readl(clkevt_base + TIMER_CTRL);
413
414         writel(ctrl & ~TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
415         writel(next, clkevt_base + TIMER_LOAD);
416         writel(ctrl | TIMER_CTRL_ENABLE, clkevt_base + TIMER_CTRL);
417
418         return 0;
419 }
420
421 static struct clock_event_device integrator_clockevent = {
422         .name           = "timer1",
423         .shift          = 34,
424         .features       = CLOCK_EVT_FEAT_PERIODIC,
425         .set_mode       = clkevt_set_mode,
426         .set_next_event = clkevt_set_next_event,
427         .rating         = 300,
428         .cpumask        = cpu_all_mask,
429 };
430
431 static struct irqaction integrator_timer_irq = {
432         .name           = "timer",
433         .flags          = IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL,
434         .handler        = integrator_timer_interrupt,
435         .dev_id         = &integrator_clockevent,
436 };
437
438 static void integrator_clockevent_init(u32 khz)
439 {
440         struct clock_event_device *evt = &integrator_clockevent;
441         unsigned int ctrl = 0;
442
443         if (khz * 1000 > 0x100000 * HZ) {
444                 khz /= 256;
445                 ctrl |= TIMER_CTRL_DIV256;
446         } else if (khz * 1000 > 0x10000 * HZ) {
447                 khz /= 16;
448                 ctrl |= TIMER_CTRL_DIV16;
449         }
450
451         timer_reload = khz * 1000 / HZ;
452         writel(ctrl, clkevt_base + TIMER_CTRL);
453
454         evt->irq = IRQ_TIMERINT1;
455         evt->mult = div_sc(khz, NSEC_PER_MSEC, evt->shift);
456         evt->max_delta_ns = clockevent_delta2ns(0xffff, evt);
457         evt->min_delta_ns = clockevent_delta2ns(0xf, evt);
458
459         setup_irq(IRQ_TIMERINT1, &integrator_timer_irq);
460         clockevents_register_device(evt);
461 }
462
463 /*
464  * Set up timer(s).
465  */
466 static void __init ap_init_timer(void)
467 {
468         u32 khz = TICKS_PER_uSEC * 1000;
469
470         writel(0, TIMER0_VA_BASE + TIMER_CTRL);
471         writel(0, TIMER1_VA_BASE + TIMER_CTRL);
472         writel(0, TIMER2_VA_BASE + TIMER_CTRL);
473
474         integrator_clocksource_init(khz);
475         integrator_clockevent_init(khz);
476 }
477
478 static struct sys_timer ap_timer = {
479         .init           = ap_init_timer,
480 };
481
482 MACHINE_START(INTEGRATOR, "ARM-Integrator")
483         /* Maintainer: ARM Ltd/Deep Blue Solutions Ltd */
484         .boot_params    = 0x00000100,
485         .reserve        = integrator_reserve,
486         .map_io         = ap_map_io,
487         .init_early     = integrator_init_early,
488         .init_irq       = ap_init_irq,
489         .timer          = &ap_timer,
490         .init_machine   = ap_init,
491 MACHINE_END