Merge branch 'next/board' of git://git.linaro.org/people/arnd/arm-soc
[pandora-kernel.git] / arch / arm / mach-at91 / at91sam9g45.c
1 /*
2  *  Chip-specific setup code for the AT91SAM9G45 family
3  *
4  *  Copyright (C) 2009 Atmel Corporation.
5  *
6  * This program is free software; you can redistribute it and/or modify
7  * it under the terms of the GNU General Public License as published by
8  * the Free Software Foundation; either version 2 of the License, or
9  * (at your option) any later version.
10  *
11  */
12
13 #include <linux/module.h>
14 #include <linux/pm.h>
15 #include <linux/dma-mapping.h>
16
17 #include <asm/irq.h>
18 #include <asm/mach/arch.h>
19 #include <asm/mach/map.h>
20 #include <mach/at91sam9g45.h>
21 #include <mach/at91_pmc.h>
22 #include <mach/at91_rstc.h>
23 #include <mach/at91_shdwc.h>
24 #include <mach/cpu.h>
25
26 #include "soc.h"
27 #include "generic.h"
28 #include "clock.h"
29
30 /* --------------------------------------------------------------------
31  *  Clocks
32  * -------------------------------------------------------------------- */
33
34 /*
35  * The peripheral clocks.
36  */
37 static struct clk pioA_clk = {
38         .name           = "pioA_clk",
39         .pmc_mask       = 1 << AT91SAM9G45_ID_PIOA,
40         .type           = CLK_TYPE_PERIPHERAL,
41 };
42 static struct clk pioB_clk = {
43         .name           = "pioB_clk",
44         .pmc_mask       = 1 << AT91SAM9G45_ID_PIOB,
45         .type           = CLK_TYPE_PERIPHERAL,
46 };
47 static struct clk pioC_clk = {
48         .name           = "pioC_clk",
49         .pmc_mask       = 1 << AT91SAM9G45_ID_PIOC,
50         .type           = CLK_TYPE_PERIPHERAL,
51 };
52 static struct clk pioDE_clk = {
53         .name           = "pioDE_clk",
54         .pmc_mask       = 1 << AT91SAM9G45_ID_PIODE,
55         .type           = CLK_TYPE_PERIPHERAL,
56 };
57 static struct clk trng_clk = {
58         .name           = "trng_clk",
59         .pmc_mask       = 1 << AT91SAM9G45_ID_TRNG,
60         .type           = CLK_TYPE_PERIPHERAL,
61 };
62 static struct clk usart0_clk = {
63         .name           = "usart0_clk",
64         .pmc_mask       = 1 << AT91SAM9G45_ID_US0,
65         .type           = CLK_TYPE_PERIPHERAL,
66 };
67 static struct clk usart1_clk = {
68         .name           = "usart1_clk",
69         .pmc_mask       = 1 << AT91SAM9G45_ID_US1,
70         .type           = CLK_TYPE_PERIPHERAL,
71 };
72 static struct clk usart2_clk = {
73         .name           = "usart2_clk",
74         .pmc_mask       = 1 << AT91SAM9G45_ID_US2,
75         .type           = CLK_TYPE_PERIPHERAL,
76 };
77 static struct clk usart3_clk = {
78         .name           = "usart3_clk",
79         .pmc_mask       = 1 << AT91SAM9G45_ID_US3,
80         .type           = CLK_TYPE_PERIPHERAL,
81 };
82 static struct clk mmc0_clk = {
83         .name           = "mci0_clk",
84         .pmc_mask       = 1 << AT91SAM9G45_ID_MCI0,
85         .type           = CLK_TYPE_PERIPHERAL,
86 };
87 static struct clk twi0_clk = {
88         .name           = "twi0_clk",
89         .pmc_mask       = 1 << AT91SAM9G45_ID_TWI0,
90         .type           = CLK_TYPE_PERIPHERAL,
91 };
92 static struct clk twi1_clk = {
93         .name           = "twi1_clk",
94         .pmc_mask       = 1 << AT91SAM9G45_ID_TWI1,
95         .type           = CLK_TYPE_PERIPHERAL,
96 };
97 static struct clk spi0_clk = {
98         .name           = "spi0_clk",
99         .pmc_mask       = 1 << AT91SAM9G45_ID_SPI0,
100         .type           = CLK_TYPE_PERIPHERAL,
101 };
102 static struct clk spi1_clk = {
103         .name           = "spi1_clk",
104         .pmc_mask       = 1 << AT91SAM9G45_ID_SPI1,
105         .type           = CLK_TYPE_PERIPHERAL,
106 };
107 static struct clk ssc0_clk = {
108         .name           = "ssc0_clk",
109         .pmc_mask       = 1 << AT91SAM9G45_ID_SSC0,
110         .type           = CLK_TYPE_PERIPHERAL,
111 };
112 static struct clk ssc1_clk = {
113         .name           = "ssc1_clk",
114         .pmc_mask       = 1 << AT91SAM9G45_ID_SSC1,
115         .type           = CLK_TYPE_PERIPHERAL,
116 };
117 static struct clk tcb0_clk = {
118         .name           = "tcb0_clk",
119         .pmc_mask       = 1 << AT91SAM9G45_ID_TCB,
120         .type           = CLK_TYPE_PERIPHERAL,
121 };
122 static struct clk pwm_clk = {
123         .name           = "pwm_clk",
124         .pmc_mask       = 1 << AT91SAM9G45_ID_PWMC,
125         .type           = CLK_TYPE_PERIPHERAL,
126 };
127 static struct clk tsc_clk = {
128         .name           = "tsc_clk",
129         .pmc_mask       = 1 << AT91SAM9G45_ID_TSC,
130         .type           = CLK_TYPE_PERIPHERAL,
131 };
132 static struct clk dma_clk = {
133         .name           = "dma_clk",
134         .pmc_mask       = 1 << AT91SAM9G45_ID_DMA,
135         .type           = CLK_TYPE_PERIPHERAL,
136 };
137 static struct clk uhphs_clk = {
138         .name           = "uhphs_clk",
139         .pmc_mask       = 1 << AT91SAM9G45_ID_UHPHS,
140         .type           = CLK_TYPE_PERIPHERAL,
141 };
142 static struct clk lcdc_clk = {
143         .name           = "lcdc_clk",
144         .pmc_mask       = 1 << AT91SAM9G45_ID_LCDC,
145         .type           = CLK_TYPE_PERIPHERAL,
146 };
147 static struct clk ac97_clk = {
148         .name           = "ac97_clk",
149         .pmc_mask       = 1 << AT91SAM9G45_ID_AC97C,
150         .type           = CLK_TYPE_PERIPHERAL,
151 };
152 static struct clk macb_clk = {
153         .name           = "macb_clk",
154         .pmc_mask       = 1 << AT91SAM9G45_ID_EMAC,
155         .type           = CLK_TYPE_PERIPHERAL,
156 };
157 static struct clk isi_clk = {
158         .name           = "isi_clk",
159         .pmc_mask       = 1 << AT91SAM9G45_ID_ISI,
160         .type           = CLK_TYPE_PERIPHERAL,
161 };
162 static struct clk udphs_clk = {
163         .name           = "udphs_clk",
164         .pmc_mask       = 1 << AT91SAM9G45_ID_UDPHS,
165         .type           = CLK_TYPE_PERIPHERAL,
166 };
167 static struct clk mmc1_clk = {
168         .name           = "mci1_clk",
169         .pmc_mask       = 1 << AT91SAM9G45_ID_MCI1,
170         .type           = CLK_TYPE_PERIPHERAL,
171 };
172
173 /* Video decoder clock - Only for sam9m10/sam9m11 */
174 static struct clk vdec_clk = {
175         .name           = "vdec_clk",
176         .pmc_mask       = 1 << AT91SAM9G45_ID_VDEC,
177         .type           = CLK_TYPE_PERIPHERAL,
178 };
179
180 static struct clk *periph_clocks[] __initdata = {
181         &pioA_clk,
182         &pioB_clk,
183         &pioC_clk,
184         &pioDE_clk,
185         &trng_clk,
186         &usart0_clk,
187         &usart1_clk,
188         &usart2_clk,
189         &usart3_clk,
190         &mmc0_clk,
191         &twi0_clk,
192         &twi1_clk,
193         &spi0_clk,
194         &spi1_clk,
195         &ssc0_clk,
196         &ssc1_clk,
197         &tcb0_clk,
198         &pwm_clk,
199         &tsc_clk,
200         &dma_clk,
201         &uhphs_clk,
202         &lcdc_clk,
203         &ac97_clk,
204         &macb_clk,
205         &isi_clk,
206         &udphs_clk,
207         &mmc1_clk,
208         // irq0
209 };
210
211 static struct clk_lookup periph_clocks_lookups[] = {
212         /* One additional fake clock for ohci */
213         CLKDEV_CON_ID("ohci_clk", &uhphs_clk),
214         CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),
215         CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),
216         CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),
217         CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),
218         CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),
219         CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),
220         CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),
221         CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tcb0_clk),
222         CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.1", &tcb0_clk),
223         CLKDEV_CON_DEV_ID("pclk", "ssc.0", &ssc0_clk),
224         CLKDEV_CON_DEV_ID("pclk", "ssc.1", &ssc1_clk),
225         CLKDEV_CON_DEV_ID(NULL, "atmel-trng", &trng_clk),
226 };
227
228 static struct clk_lookup usart_clocks_lookups[] = {
229         CLKDEV_CON_DEV_ID("usart", "atmel_usart.0", &mck),
230         CLKDEV_CON_DEV_ID("usart", "atmel_usart.1", &usart0_clk),
231         CLKDEV_CON_DEV_ID("usart", "atmel_usart.2", &usart1_clk),
232         CLKDEV_CON_DEV_ID("usart", "atmel_usart.3", &usart2_clk),
233         CLKDEV_CON_DEV_ID("usart", "atmel_usart.4", &usart3_clk),
234 };
235
236 /*
237  * The two programmable clocks.
238  * You must configure pin multiplexing to bring these signals out.
239  */
240 static struct clk pck0 = {
241         .name           = "pck0",
242         .pmc_mask       = AT91_PMC_PCK0,
243         .type           = CLK_TYPE_PROGRAMMABLE,
244         .id             = 0,
245 };
246 static struct clk pck1 = {
247         .name           = "pck1",
248         .pmc_mask       = AT91_PMC_PCK1,
249         .type           = CLK_TYPE_PROGRAMMABLE,
250         .id             = 1,
251 };
252
253 static void __init at91sam9g45_register_clocks(void)
254 {
255         int i;
256
257         for (i = 0; i < ARRAY_SIZE(periph_clocks); i++)
258                 clk_register(periph_clocks[i]);
259
260         clkdev_add_table(periph_clocks_lookups,
261                          ARRAY_SIZE(periph_clocks_lookups));
262         clkdev_add_table(usart_clocks_lookups,
263                          ARRAY_SIZE(usart_clocks_lookups));
264
265         if (cpu_is_at91sam9m10() || cpu_is_at91sam9m11())
266                 clk_register(&vdec_clk);
267
268         clk_register(&pck0);
269         clk_register(&pck1);
270 }
271
272 static struct clk_lookup console_clock_lookup;
273
274 void __init at91sam9g45_set_console_clock(int id)
275 {
276         if (id >= ARRAY_SIZE(usart_clocks_lookups))
277                 return;
278
279         console_clock_lookup.con_id = "usart";
280         console_clock_lookup.clk = usart_clocks_lookups[id].clk;
281         clkdev_add(&console_clock_lookup);
282 }
283
284 /* --------------------------------------------------------------------
285  *  GPIO
286  * -------------------------------------------------------------------- */
287
288 static struct at91_gpio_bank at91sam9g45_gpio[] = {
289         {
290                 .id             = AT91SAM9G45_ID_PIOA,
291                 .offset         = AT91_PIOA,
292                 .clock          = &pioA_clk,
293         }, {
294                 .id             = AT91SAM9G45_ID_PIOB,
295                 .offset         = AT91_PIOB,
296                 .clock          = &pioB_clk,
297         }, {
298                 .id             = AT91SAM9G45_ID_PIOC,
299                 .offset         = AT91_PIOC,
300                 .clock          = &pioC_clk,
301         }, {
302                 .id             = AT91SAM9G45_ID_PIODE,
303                 .offset         = AT91_PIOD,
304                 .clock          = &pioDE_clk,
305         }, {
306                 .id             = AT91SAM9G45_ID_PIODE,
307                 .offset         = AT91_PIOE,
308                 .clock          = &pioDE_clk,
309         }
310 };
311
312 static void at91sam9g45_reset(void)
313 {
314         at91_sys_write(AT91_RSTC_CR, AT91_RSTC_KEY | AT91_RSTC_PROCRST | AT91_RSTC_PERRST);
315 }
316
317 static void at91sam9g45_poweroff(void)
318 {
319         at91_sys_write(AT91_SHDW_CR, AT91_SHDW_KEY | AT91_SHDW_SHDW);
320 }
321
322
323 /* --------------------------------------------------------------------
324  *  AT91SAM9G45 processor initialization
325  * -------------------------------------------------------------------- */
326
327 static void __init at91sam9g45_map_io(void)
328 {
329         at91_init_sram(0, AT91SAM9G45_SRAM_BASE, AT91SAM9G45_SRAM_SIZE);
330         init_consistent_dma_size(SZ_4M);
331 }
332
333 static void __init at91sam9g45_initialize(void)
334 {
335         at91_arch_reset = at91sam9g45_reset;
336         pm_power_off = at91sam9g45_poweroff;
337         at91_extern_irq = (1 << AT91SAM9G45_ID_IRQ0);
338
339         /* Register GPIO subsystem */
340         at91_gpio_init(at91sam9g45_gpio, 5);
341 }
342
343 /* --------------------------------------------------------------------
344  *  Interrupt initialization
345  * -------------------------------------------------------------------- */
346
347 /*
348  * The default interrupt priority levels (0 = lowest, 7 = highest).
349  */
350 static unsigned int at91sam9g45_default_irq_priority[NR_AIC_IRQS] __initdata = {
351         7,      /* Advanced Interrupt Controller (FIQ) */
352         7,      /* System Peripherals */
353         1,      /* Parallel IO Controller A */
354         1,      /* Parallel IO Controller B */
355         1,      /* Parallel IO Controller C */
356         1,      /* Parallel IO Controller D and E */
357         0,
358         5,      /* USART 0 */
359         5,      /* USART 1 */
360         5,      /* USART 2 */
361         5,      /* USART 3 */
362         0,      /* Multimedia Card Interface 0 */
363         6,      /* Two-Wire Interface 0 */
364         6,      /* Two-Wire Interface 1 */
365         5,      /* Serial Peripheral Interface 0 */
366         5,      /* Serial Peripheral Interface 1 */
367         4,      /* Serial Synchronous Controller 0 */
368         4,      /* Serial Synchronous Controller 1 */
369         0,      /* Timer Counter 0, 1, 2, 3, 4 and 5 */
370         0,      /* Pulse Width Modulation Controller */
371         0,      /* Touch Screen Controller */
372         0,      /* DMA Controller */
373         2,      /* USB Host High Speed port */
374         3,      /* LDC Controller */
375         5,      /* AC97 Controller */
376         3,      /* Ethernet */
377         0,      /* Image Sensor Interface */
378         2,      /* USB Device High speed port */
379         0,
380         0,      /* Multimedia Card Interface 1 */
381         0,
382         0,      /* Advanced Interrupt Controller (IRQ0) */
383 };
384
385 struct at91_init_soc __initdata at91sam9g45_soc = {
386         .map_io = at91sam9g45_map_io,
387         .default_irq_priority = at91sam9g45_default_irq_priority,
388         .register_clocks = at91sam9g45_register_clocks,
389         .init = at91sam9g45_initialize,
390 };