2 *Copyright (C) 2011 LAPIS Semiconductor Co., Ltd.
4 *This program is free software; you can redistribute it and/or modify
5 *it under the terms of the GNU General Public License as published by
6 *the Free Software Foundation; version 2 of the License.
8 *This program is distributed in the hope that it will be useful,
9 *but WITHOUT ANY WARRANTY; without even the implied warranty of
10 *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
11 *GNU General Public License for more details.
13 *You should have received a copy of the GNU General Public License
14 *along with this program; if not, write to the Free Software
15 *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
17 #include <linux/kernel.h>
18 #include <linux/serial_reg.h>
19 #include <linux/slab.h>
20 #include <linux/module.h>
21 #include <linux/pci.h>
22 #include <linux/serial_core.h>
23 #include <linux/tty.h>
24 #include <linux/tty_flip.h>
25 #include <linux/interrupt.h>
27 #include <linux/dmi.h>
29 #include <linux/dmaengine.h>
30 #include <linux/pch_dma.h>
33 PCH_UART_HANDLED_RX_INT_SHIFT,
34 PCH_UART_HANDLED_TX_INT_SHIFT,
35 PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
36 PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
37 PCH_UART_HANDLED_MS_INT_SHIFT,
45 #define PCH_UART_DRIVER_DEVICE "ttyPCH"
47 /* Set the max number of UART port
48 * Intel EG20T PCH: 4 port
49 * LAPIS Semiconductor ML7213 IOH: 3 port
50 * LAPIS Semiconductor ML7223 IOH: 2 port
54 #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
55 #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
56 #define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
57 PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
58 #define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
59 PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
60 #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
62 #define PCH_UART_RBR 0x00
63 #define PCH_UART_THR 0x00
65 #define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
66 PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
67 #define PCH_UART_IER_ERBFI 0x00000001
68 #define PCH_UART_IER_ETBEI 0x00000002
69 #define PCH_UART_IER_ELSI 0x00000004
70 #define PCH_UART_IER_EDSSI 0x00000008
72 #define PCH_UART_IIR_IP 0x00000001
73 #define PCH_UART_IIR_IID 0x00000006
74 #define PCH_UART_IIR_MSI 0x00000000
75 #define PCH_UART_IIR_TRI 0x00000002
76 #define PCH_UART_IIR_RRI 0x00000004
77 #define PCH_UART_IIR_REI 0x00000006
78 #define PCH_UART_IIR_TOI 0x00000008
79 #define PCH_UART_IIR_FIFO256 0x00000020
80 #define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
81 #define PCH_UART_IIR_FE 0x000000C0
83 #define PCH_UART_FCR_FIFOE 0x00000001
84 #define PCH_UART_FCR_RFR 0x00000002
85 #define PCH_UART_FCR_TFR 0x00000004
86 #define PCH_UART_FCR_DMS 0x00000008
87 #define PCH_UART_FCR_FIFO256 0x00000020
88 #define PCH_UART_FCR_RFTL 0x000000C0
90 #define PCH_UART_FCR_RFTL1 0x00000000
91 #define PCH_UART_FCR_RFTL64 0x00000040
92 #define PCH_UART_FCR_RFTL128 0x00000080
93 #define PCH_UART_FCR_RFTL224 0x000000C0
94 #define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
95 #define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
96 #define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
97 #define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
98 #define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
99 #define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
100 #define PCH_UART_FCR_RFTL_SHIFT 6
102 #define PCH_UART_LCR_WLS 0x00000003
103 #define PCH_UART_LCR_STB 0x00000004
104 #define PCH_UART_LCR_PEN 0x00000008
105 #define PCH_UART_LCR_EPS 0x00000010
106 #define PCH_UART_LCR_SP 0x00000020
107 #define PCH_UART_LCR_SB 0x00000040
108 #define PCH_UART_LCR_DLAB 0x00000080
109 #define PCH_UART_LCR_NP 0x00000000
110 #define PCH_UART_LCR_OP PCH_UART_LCR_PEN
111 #define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
112 #define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
113 #define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
116 #define PCH_UART_LCR_5BIT 0x00000000
117 #define PCH_UART_LCR_6BIT 0x00000001
118 #define PCH_UART_LCR_7BIT 0x00000002
119 #define PCH_UART_LCR_8BIT 0x00000003
121 #define PCH_UART_MCR_DTR 0x00000001
122 #define PCH_UART_MCR_RTS 0x00000002
123 #define PCH_UART_MCR_OUT 0x0000000C
124 #define PCH_UART_MCR_LOOP 0x00000010
125 #define PCH_UART_MCR_AFE 0x00000020
127 #define PCH_UART_LSR_DR 0x00000001
128 #define PCH_UART_LSR_ERR (1<<7)
130 #define PCH_UART_MSR_DCTS 0x00000001
131 #define PCH_UART_MSR_DDSR 0x00000002
132 #define PCH_UART_MSR_TERI 0x00000004
133 #define PCH_UART_MSR_DDCD 0x00000008
134 #define PCH_UART_MSR_CTS 0x00000010
135 #define PCH_UART_MSR_DSR 0x00000020
136 #define PCH_UART_MSR_RI 0x00000040
137 #define PCH_UART_MSR_DCD 0x00000080
138 #define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
139 PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
141 #define PCH_UART_DLL 0x00
142 #define PCH_UART_DLM 0x01
144 #define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
145 #define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
146 #define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
147 #define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
148 #define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
150 #define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
151 #define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
152 #define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
153 #define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
154 #define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
155 #define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
156 #define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
157 #define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
158 #define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
159 #define PCH_UART_HAL_STB1 0
160 #define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
162 #define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
163 #define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
164 #define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
165 PCH_UART_HAL_CLR_RX_FIFO)
167 #define PCH_UART_HAL_DMA_MODE0 0
168 #define PCH_UART_HAL_FIFO_DIS 0
169 #define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
170 #define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
171 PCH_UART_FCR_FIFO256)
172 #define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
173 #define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
174 #define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
175 #define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
176 #define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
177 #define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
178 #define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
179 #define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
180 #define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
181 #define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
182 #define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
183 #define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
184 #define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
185 #define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
187 #define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
188 #define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
189 #define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
190 #define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
191 #define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
193 #define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
194 #define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
195 #define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
196 #define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
197 #define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
199 #define PCI_VENDOR_ID_ROHM 0x10DB
201 struct pch_uart_buffer {
207 struct uart_port port;
209 void __iomem *membase;
210 resource_size_t mapbase;
212 struct pci_dev *pdev;
221 struct pch_uart_buffer rxbuf;
225 unsigned int use_dma;
226 unsigned int use_dma_flag;
227 struct dma_async_tx_descriptor *desc_tx;
228 struct dma_async_tx_descriptor *desc_rx;
229 struct pch_dma_slave param_tx;
230 struct pch_dma_slave param_rx;
231 struct dma_chan *chan_tx;
232 struct dma_chan *chan_rx;
233 struct scatterlist *sg_tx_p;
235 struct scatterlist sg_rx;
238 dma_addr_t rx_buf_dma;
240 /* protect the eg20t_port private structure and io access to membase */
245 * struct pch_uart_driver_data - private data structure for UART-DMA
246 * @port_type: The number of DMA channel
247 * @line_no: UART port line number (0, 1, 2...)
249 struct pch_uart_driver_data {
254 enum pch_uart_num_t {
268 static struct pch_uart_driver_data drv_dat[] = {
269 [pch_et20t_uart0] = {PCH_UART_8LINE, 0},
270 [pch_et20t_uart1] = {PCH_UART_2LINE, 1},
271 [pch_et20t_uart2] = {PCH_UART_2LINE, 2},
272 [pch_et20t_uart3] = {PCH_UART_2LINE, 3},
273 [pch_ml7213_uart0] = {PCH_UART_8LINE, 0},
274 [pch_ml7213_uart1] = {PCH_UART_2LINE, 1},
275 [pch_ml7213_uart2] = {PCH_UART_2LINE, 2},
276 [pch_ml7223_uart0] = {PCH_UART_8LINE, 0},
277 [pch_ml7223_uart1] = {PCH_UART_2LINE, 1},
278 [pch_ml7831_uart0] = {PCH_UART_8LINE, 0},
279 [pch_ml7831_uart1] = {PCH_UART_2LINE, 1},
282 static unsigned int default_baud = 9600;
283 static const int trigger_level_256[4] = { 1, 64, 128, 224 };
284 static const int trigger_level_64[4] = { 1, 16, 32, 56 };
285 static const int trigger_level_16[4] = { 1, 4, 8, 14 };
286 static const int trigger_level_1[4] = { 1, 1, 1, 1 };
288 static void pch_uart_hal_request(struct pci_dev *pdev, int fifosize,
291 struct eg20t_port *priv = pci_get_drvdata(pdev);
293 priv->trigger_level = 1;
297 static unsigned int get_msr(struct eg20t_port *priv, void __iomem *base)
299 unsigned int msr = ioread8(base + UART_MSR);
300 priv->dmsr |= msr & PCH_UART_MSR_DELTA;
305 static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
308 u8 ier = ioread8(priv->membase + UART_IER);
309 ier |= flag & PCH_UART_IER_MASK;
310 iowrite8(ier, priv->membase + UART_IER);
313 static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
316 u8 ier = ioread8(priv->membase + UART_IER);
317 ier &= ~(flag & PCH_UART_IER_MASK);
318 iowrite8(ier, priv->membase + UART_IER);
321 static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
322 unsigned int parity, unsigned int bits,
325 unsigned int dll, dlm, lcr;
328 div = DIV_ROUND_CLOSEST(priv->base_baud / 16, baud);
329 if (div < 0 || USHRT_MAX <= div) {
330 dev_err(priv->port.dev, "Invalid Baud(div=0x%x)\n", div);
334 dll = (unsigned int)div & 0x00FFU;
335 dlm = ((unsigned int)div >> 8) & 0x00FFU;
337 if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
338 dev_err(priv->port.dev, "Invalid parity(0x%x)\n", parity);
342 if (bits & ~PCH_UART_LCR_WLS) {
343 dev_err(priv->port.dev, "Invalid bits(0x%x)\n", bits);
347 if (stb & ~PCH_UART_LCR_STB) {
348 dev_err(priv->port.dev, "Invalid STB(0x%x)\n", stb);
356 dev_dbg(priv->port.dev, "%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
357 __func__, baud, div, lcr, jiffies);
358 iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
359 iowrite8(dll, priv->membase + PCH_UART_DLL);
360 iowrite8(dlm, priv->membase + PCH_UART_DLM);
361 iowrite8(lcr, priv->membase + UART_LCR);
366 static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
369 if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
370 dev_err(priv->port.dev, "%s:Invalid flag(0x%x)\n",
375 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
376 iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
377 priv->membase + UART_FCR);
378 iowrite8(priv->fcr, priv->membase + UART_FCR);
383 static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
384 unsigned int dmamode,
385 unsigned int fifo_size, unsigned int trigger)
389 if (dmamode & ~PCH_UART_FCR_DMS) {
390 dev_err(priv->port.dev, "%s:Invalid DMA Mode(0x%x)\n",
395 if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
396 dev_err(priv->port.dev, "%s:Invalid FIFO SIZE(0x%x)\n",
397 __func__, fifo_size);
401 if (trigger & ~PCH_UART_FCR_RFTL) {
402 dev_err(priv->port.dev, "%s:Invalid TRIGGER(0x%x)\n",
407 switch (priv->fifo_size) {
409 priv->trigger_level =
410 trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
413 priv->trigger_level =
414 trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
417 priv->trigger_level =
418 trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
421 priv->trigger_level =
422 trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
426 dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
427 iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
428 iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
429 priv->membase + UART_FCR);
430 iowrite8(fcr, priv->membase + UART_FCR);
436 static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
439 return get_msr(priv, priv->membase);
442 static void pch_uart_hal_write(struct eg20t_port *priv,
443 const unsigned char *buf, int tx_size)
448 for (i = 0; i < tx_size;) {
450 iowrite8(thr, priv->membase + PCH_UART_THR);
454 static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
460 lsr = ioread8(priv->membase + UART_LSR);
461 for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
462 i < rx_size && lsr & UART_LSR_DR;
463 lsr = ioread8(priv->membase + UART_LSR)) {
464 rbr = ioread8(priv->membase + PCH_UART_RBR);
470 static unsigned int pch_uart_hal_get_iid(struct eg20t_port *priv)
475 iir = ioread8(priv->membase + UART_IIR);
476 ret = (iir & (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP));
480 static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
482 return ioread8(priv->membase + UART_LSR);
485 static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
489 lcr = ioread8(priv->membase + UART_LCR);
491 lcr |= PCH_UART_LCR_SB;
493 lcr &= ~PCH_UART_LCR_SB;
495 iowrite8(lcr, priv->membase + UART_LCR);
498 static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
501 struct uart_port *port;
502 struct tty_struct *tty;
505 tty = tty_port_tty_get(&port->state->port);
507 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
511 tty_insert_flip_string(tty, buf, size);
512 tty_flip_buffer_push(tty);
518 static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
521 struct uart_port *port = &priv->port;
524 dev_dbg(priv->port.dev, "%s:X character send %02x (%lu)\n",
525 __func__, port->x_char, jiffies);
526 buf[0] = port->x_char;
536 static int dma_push_rx(struct eg20t_port *priv, int size)
538 struct tty_struct *tty;
540 struct uart_port *port = &priv->port;
543 tty = tty_port_tty_get(&port->state->port);
545 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
549 room = tty_buffer_request_room(tty, size);
552 dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
557 tty_insert_flip_string(tty, sg_virt(&priv->sg_rx), size);
559 port->icount.rx += room;
566 static void pch_free_dma(struct uart_port *port)
568 struct eg20t_port *priv;
569 priv = container_of(port, struct eg20t_port, port);
572 dma_release_channel(priv->chan_tx);
573 priv->chan_tx = NULL;
576 dma_release_channel(priv->chan_rx);
577 priv->chan_rx = NULL;
579 if (sg_dma_address(&priv->sg_rx))
580 dma_free_coherent(port->dev, port->fifosize,
581 sg_virt(&priv->sg_rx),
582 sg_dma_address(&priv->sg_rx));
587 static bool filter(struct dma_chan *chan, void *slave)
589 struct pch_dma_slave *param = slave;
591 if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
592 chan->device->dev)) {
593 chan->private = param;
600 static void pch_request_dma(struct uart_port *port)
603 struct dma_chan *chan;
604 struct pci_dev *dma_dev;
605 struct pch_dma_slave *param;
606 struct eg20t_port *priv =
607 container_of(port, struct eg20t_port, port);
609 dma_cap_set(DMA_SLAVE, mask);
611 dma_dev = pci_get_bus_and_slot(priv->pdev->bus->number,
612 PCI_DEVFN(0xa, 0)); /* Get DMA's dev
615 param = &priv->param_tx;
616 param->dma_dev = &dma_dev->dev;
617 param->chan_id = priv->port.line * 2; /* Tx = 0, 2, 4, ... */
619 param->tx_reg = port->mapbase + UART_TX;
620 chan = dma_request_channel(mask, filter, param);
622 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Tx)\n",
626 priv->chan_tx = chan;
629 param = &priv->param_rx;
630 param->dma_dev = &dma_dev->dev;
631 param->chan_id = priv->port.line * 2 + 1; /* Rx = Tx + 1 */
633 param->rx_reg = port->mapbase + UART_RX;
634 chan = dma_request_channel(mask, filter, param);
636 dev_err(priv->port.dev, "%s:dma_request_channel FAILS(Rx)\n",
638 dma_release_channel(priv->chan_tx);
639 priv->chan_tx = NULL;
643 /* Get Consistent memory for DMA */
644 priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
645 &priv->rx_buf_dma, GFP_KERNEL);
646 priv->chan_rx = chan;
649 static void pch_dma_rx_complete(void *arg)
651 struct eg20t_port *priv = arg;
652 struct uart_port *port = &priv->port;
653 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
657 dev_dbg(priv->port.dev, "%s:tty is busy now", __func__);
661 dma_sync_sg_for_cpu(port->dev, &priv->sg_rx, 1, DMA_FROM_DEVICE);
662 count = dma_push_rx(priv, priv->trigger_level);
664 tty_flip_buffer_push(tty);
666 async_tx_ack(priv->desc_rx);
667 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
668 PCH_UART_HAL_RX_ERR_INT);
671 static void pch_dma_tx_complete(void *arg)
673 struct eg20t_port *priv = arg;
674 struct uart_port *port = &priv->port;
675 struct circ_buf *xmit = &port->state->xmit;
676 struct scatterlist *sg = priv->sg_tx_p;
679 for (i = 0; i < priv->nent; i++, sg++) {
680 xmit->tail += sg_dma_len(sg);
681 port->icount.tx += sg_dma_len(sg);
683 xmit->tail &= UART_XMIT_SIZE - 1;
684 async_tx_ack(priv->desc_tx);
685 dma_unmap_sg(port->dev, sg, priv->nent, DMA_TO_DEVICE);
686 priv->tx_dma_use = 0;
688 kfree(priv->sg_tx_p);
689 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
692 static int pop_tx(struct eg20t_port *priv, int size)
695 struct uart_port *port = &priv->port;
696 struct circ_buf *xmit = &port->state->xmit;
698 if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
703 CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
704 int sz = min(size - count, cnt_to_end);
705 pch_uart_hal_write(priv, &xmit->buf[xmit->tail], sz);
706 xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
708 } while (!uart_circ_empty(xmit) && count < size);
711 dev_dbg(priv->port.dev, "%d characters. Remained %d characters.(%lu)\n",
712 count, size - count, jiffies);
717 static int handle_rx_to(struct eg20t_port *priv)
719 struct pch_uart_buffer *buf;
722 if (!priv->start_rx) {
723 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
724 PCH_UART_HAL_RX_ERR_INT);
729 rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
730 ret = push_rx(priv, buf->buf, rx_size);
733 } while (rx_size == buf->size);
735 return PCH_UART_HANDLED_RX_INT;
738 static int handle_rx(struct eg20t_port *priv)
740 return handle_rx_to(priv);
743 static int dma_handle_rx(struct eg20t_port *priv)
745 struct uart_port *port = &priv->port;
746 struct dma_async_tx_descriptor *desc;
747 struct scatterlist *sg;
749 priv = container_of(port, struct eg20t_port, port);
752 sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
754 sg_dma_len(sg) = priv->trigger_level;
756 sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
757 sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
760 sg_dma_address(sg) = priv->rx_buf_dma;
762 desc = priv->chan_rx->device->device_prep_slave_sg(priv->chan_rx,
763 sg, 1, DMA_FROM_DEVICE,
764 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
769 priv->desc_rx = desc;
770 desc->callback = pch_dma_rx_complete;
771 desc->callback_param = priv;
772 desc->tx_submit(desc);
773 dma_async_issue_pending(priv->chan_rx);
775 return PCH_UART_HANDLED_RX_INT;
778 static unsigned int handle_tx(struct eg20t_port *priv)
780 struct uart_port *port = &priv->port;
781 struct circ_buf *xmit = &port->state->xmit;
787 if (!priv->start_tx) {
788 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
790 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
795 fifo_size = max(priv->fifo_size, 1);
797 if (pop_tx_x(priv, xmit->buf)) {
798 pch_uart_hal_write(priv, xmit->buf, 1);
803 size = min(xmit->head - xmit->tail, fifo_size);
807 tx_size = pop_tx(priv, size);
809 port->icount.tx += tx_size;
813 priv->tx_empty = tx_empty;
816 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
817 uart_write_wakeup(port);
820 return PCH_UART_HANDLED_TX_INT;
823 static unsigned int dma_handle_tx(struct eg20t_port *priv)
825 struct uart_port *port = &priv->port;
826 struct circ_buf *xmit = &port->state->xmit;
827 struct scatterlist *sg;
831 struct dma_async_tx_descriptor *desc;
838 if (!priv->start_tx) {
839 dev_info(priv->port.dev, "%s:Tx isn't started. (%lu)\n",
841 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
846 if (priv->tx_dma_use) {
847 dev_dbg(priv->port.dev, "%s:Tx is not completed. (%lu)\n",
849 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
854 fifo_size = max(priv->fifo_size, 1);
856 if (pop_tx_x(priv, xmit->buf)) {
857 pch_uart_hal_write(priv, xmit->buf, 1);
863 bytes = min((int)CIRC_CNT(xmit->head, xmit->tail,
864 UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
865 xmit->tail, UART_XMIT_SIZE));
867 dev_dbg(priv->port.dev, "%s 0 bytes return\n", __func__);
868 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
869 uart_write_wakeup(port);
873 if (bytes > fifo_size) {
874 num = bytes / fifo_size + 1;
876 rem = bytes % fifo_size;
883 dev_dbg(priv->port.dev, "%s num=%d size=%d rem=%d\n",
884 __func__, num, size, rem);
886 priv->tx_dma_use = 1;
888 priv->sg_tx_p = kzalloc(sizeof(struct scatterlist)*num, GFP_ATOMIC);
890 sg_init_table(priv->sg_tx_p, num); /* Initialize SG table */
893 for (i = 0; i < num; i++, sg++) {
895 sg_set_page(sg, virt_to_page(xmit->buf),
898 sg_set_page(sg, virt_to_page(xmit->buf),
899 size, fifo_size * i);
903 nent = dma_map_sg(port->dev, sg, num, DMA_TO_DEVICE);
905 dev_err(priv->port.dev, "%s:dma_map_sg Failed\n", __func__);
910 for (i = 0; i < nent; i++, sg++) {
911 sg->offset = (xmit->tail & (UART_XMIT_SIZE - 1)) +
913 sg_dma_address(sg) = (sg_dma_address(sg) &
914 ~(UART_XMIT_SIZE - 1)) + sg->offset;
916 sg_dma_len(sg) = rem;
918 sg_dma_len(sg) = size;
921 desc = priv->chan_tx->device->device_prep_slave_sg(priv->chan_tx,
922 priv->sg_tx_p, nent, DMA_TO_DEVICE,
923 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
925 dev_err(priv->port.dev, "%s:device_prep_slave_sg Failed\n",
929 dma_sync_sg_for_device(port->dev, priv->sg_tx_p, nent, DMA_TO_DEVICE);
930 priv->desc_tx = desc;
931 desc->callback = pch_dma_tx_complete;
932 desc->callback_param = priv;
934 desc->tx_submit(desc);
936 dma_async_issue_pending(priv->chan_tx);
938 return PCH_UART_HANDLED_TX_INT;
941 static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
943 u8 fcr = ioread8(priv->membase + UART_FCR);
944 struct uart_port *port = &priv->port;
945 struct tty_struct *tty = tty_port_tty_get(&port->state->port);
946 char *error_msg[5] = {};
950 fcr |= UART_FCR_CLEAR_RCVR;
951 iowrite8(fcr, priv->membase + UART_FCR);
953 if (lsr & PCH_UART_LSR_ERR)
954 error_msg[i++] = "Error data in FIFO\n";
956 if (lsr & UART_LSR_FE) {
957 port->icount.frame++;
958 error_msg[i++] = " Framing Error\n";
961 if (lsr & UART_LSR_PE) {
962 port->icount.parity++;
963 error_msg[i++] = " Parity Error\n";
966 if (lsr & UART_LSR_OE) {
967 port->icount.overrun++;
968 error_msg[i++] = " Overrun Error\n";
972 for (i = 0; error_msg[i] != NULL; i++)
973 dev_err(&priv->pdev->dev, error_msg[i]);
979 static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
981 struct eg20t_port *priv = dev_id;
982 unsigned int handled;
988 spin_lock_irqsave(&priv->lock, flags);
990 while ((iid = pch_uart_hal_get_iid(priv)) > 1) {
992 case PCH_UART_IID_RLS: /* Receiver Line Status */
993 lsr = pch_uart_hal_get_line_status(priv);
994 if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
995 UART_LSR_PE | UART_LSR_OE)) {
996 pch_uart_err_ir(priv, lsr);
997 ret = PCH_UART_HANDLED_RX_ERR_INT;
1000 case PCH_UART_IID_RDR: /* Received Data Ready */
1001 if (priv->use_dma) {
1002 pch_uart_hal_disable_interrupt(priv,
1003 PCH_UART_HAL_RX_INT |
1004 PCH_UART_HAL_RX_ERR_INT);
1005 ret = dma_handle_rx(priv);
1007 pch_uart_hal_enable_interrupt(priv,
1008 PCH_UART_HAL_RX_INT |
1009 PCH_UART_HAL_RX_ERR_INT);
1011 ret = handle_rx(priv);
1014 case PCH_UART_IID_RDR_TO: /* Received Data Ready
1016 ret = handle_rx_to(priv);
1018 case PCH_UART_IID_THRE: /* Transmitter Holding Register
1021 ret = dma_handle_tx(priv);
1023 ret = handle_tx(priv);
1025 case PCH_UART_IID_MS: /* Modem Status */
1026 ret = PCH_UART_HANDLED_MS_INT;
1028 default: /* Never junp to this label */
1029 dev_err(priv->port.dev, "%s:iid=%d (%lu)\n", __func__,
1034 handled |= (unsigned int)ret;
1036 if (handled == 0 && iid <= 1) {
1037 if (priv->int_dis_flag)
1038 priv->int_dis_flag = 0;
1041 spin_unlock_irqrestore(&priv->lock, flags);
1042 return IRQ_RETVAL(handled);
1045 /* This function tests whether the transmitter fifo and shifter for the port
1046 described by 'port' is empty. */
1047 static unsigned int pch_uart_tx_empty(struct uart_port *port)
1049 struct eg20t_port *priv;
1051 priv = container_of(port, struct eg20t_port, port);
1060 /* Returns the current state of modem control inputs. */
1061 static unsigned int pch_uart_get_mctrl(struct uart_port *port)
1063 struct eg20t_port *priv;
1065 unsigned int ret = 0;
1067 priv = container_of(port, struct eg20t_port, port);
1068 modem = pch_uart_hal_get_modem(priv);
1070 if (modem & UART_MSR_DCD)
1073 if (modem & UART_MSR_RI)
1076 if (modem & UART_MSR_DSR)
1079 if (modem & UART_MSR_CTS)
1085 static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1088 struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
1090 if (mctrl & TIOCM_DTR)
1091 mcr |= UART_MCR_DTR;
1092 if (mctrl & TIOCM_RTS)
1093 mcr |= UART_MCR_RTS;
1094 if (mctrl & TIOCM_LOOP)
1095 mcr |= UART_MCR_LOOP;
1097 if (priv->mcr & UART_MCR_AFE)
1098 mcr |= UART_MCR_AFE;
1101 iowrite8(mcr, priv->membase + UART_MCR);
1104 static void pch_uart_stop_tx(struct uart_port *port)
1106 struct eg20t_port *priv;
1107 priv = container_of(port, struct eg20t_port, port);
1109 priv->tx_dma_use = 0;
1112 static void pch_uart_start_tx(struct uart_port *port)
1114 struct eg20t_port *priv;
1116 priv = container_of(port, struct eg20t_port, port);
1118 if (priv->use_dma) {
1119 if (priv->tx_dma_use) {
1120 dev_dbg(priv->port.dev, "%s : Tx DMA is NOT empty.\n",
1127 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
1130 static void pch_uart_stop_rx(struct uart_port *port)
1132 struct eg20t_port *priv;
1133 priv = container_of(port, struct eg20t_port, port);
1135 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT |
1136 PCH_UART_HAL_RX_ERR_INT);
1137 priv->int_dis_flag = 1;
1140 /* Enable the modem status interrupts. */
1141 static void pch_uart_enable_ms(struct uart_port *port)
1143 struct eg20t_port *priv;
1144 priv = container_of(port, struct eg20t_port, port);
1145 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
1148 /* Control the transmission of a break signal. */
1149 static void pch_uart_break_ctl(struct uart_port *port, int ctl)
1151 struct eg20t_port *priv;
1152 unsigned long flags;
1154 priv = container_of(port, struct eg20t_port, port);
1155 spin_lock_irqsave(&priv->lock, flags);
1156 pch_uart_hal_set_break(priv, ctl);
1157 spin_unlock_irqrestore(&priv->lock, flags);
1160 /* Grab any interrupt resources and initialise any low level driver state. */
1161 static int pch_uart_startup(struct uart_port *port)
1163 struct eg20t_port *priv;
1168 priv = container_of(port, struct eg20t_port, port);
1172 priv->base_baud = port->uartclk;
1174 port->uartclk = priv->base_baud;
1176 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1177 ret = pch_uart_hal_set_line(priv, default_baud,
1178 PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
1183 switch (priv->fifo_size) {
1185 fifo_size = PCH_UART_HAL_FIFO256;
1188 fifo_size = PCH_UART_HAL_FIFO64;
1191 fifo_size = PCH_UART_HAL_FIFO16;
1195 fifo_size = PCH_UART_HAL_FIFO_DIS;
1199 switch (priv->trigger) {
1200 case PCH_UART_HAL_TRIGGER1:
1203 case PCH_UART_HAL_TRIGGER_L:
1204 trigger_level = priv->fifo_size / 4;
1206 case PCH_UART_HAL_TRIGGER_M:
1207 trigger_level = priv->fifo_size / 2;
1209 case PCH_UART_HAL_TRIGGER_H:
1211 trigger_level = priv->fifo_size - (priv->fifo_size / 8);
1215 priv->trigger_level = trigger_level;
1216 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1217 fifo_size, priv->trigger);
1221 ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
1222 KBUILD_MODNAME, priv);
1227 pch_request_dma(port);
1230 pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT |
1231 PCH_UART_HAL_RX_ERR_INT);
1232 uart_update_timeout(port, CS8, default_baud);
1237 static void pch_uart_shutdown(struct uart_port *port)
1239 struct eg20t_port *priv;
1242 priv = container_of(port, struct eg20t_port, port);
1243 pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
1244 pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
1245 ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
1246 PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
1248 dev_err(priv->port.dev,
1249 "pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
1253 free_irq(priv->port.irq, priv);
1256 /* Change the port parameters, including word length, parity, stop
1257 *bits. Update read_status_mask and ignore_status_mask to indicate
1258 *the types of events we are interested in receiving. */
1259 static void pch_uart_set_termios(struct uart_port *port,
1260 struct ktermios *termios, struct ktermios *old)
1264 unsigned int parity, bits, stb;
1265 struct eg20t_port *priv;
1266 unsigned long flags;
1268 priv = container_of(port, struct eg20t_port, port);
1269 switch (termios->c_cflag & CSIZE) {
1271 bits = PCH_UART_HAL_5BIT;
1274 bits = PCH_UART_HAL_6BIT;
1277 bits = PCH_UART_HAL_7BIT;
1280 bits = PCH_UART_HAL_8BIT;
1283 if (termios->c_cflag & CSTOPB)
1284 stb = PCH_UART_HAL_STB2;
1286 stb = PCH_UART_HAL_STB1;
1288 if (termios->c_cflag & PARENB) {
1289 if (termios->c_cflag & PARODD)
1290 parity = PCH_UART_HAL_PARITY_ODD;
1292 parity = PCH_UART_HAL_PARITY_EVEN;
1295 parity = PCH_UART_HAL_PARITY_NONE;
1298 /* Only UART0 has auto hardware flow function */
1299 if ((termios->c_cflag & CRTSCTS) && (priv->fifo_size == 256))
1300 priv->mcr |= UART_MCR_AFE;
1302 priv->mcr &= ~UART_MCR_AFE;
1304 termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
1306 baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
1308 spin_lock_irqsave(&priv->lock, flags);
1309 spin_lock(&port->lock);
1311 uart_update_timeout(port, termios->c_cflag, baud);
1312 rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
1316 pch_uart_set_mctrl(&priv->port, priv->port.mctrl);
1317 /* Don't rewrite B0 */
1318 if (tty_termios_baud_rate(termios))
1319 tty_termios_encode_baud_rate(termios, baud, baud);
1322 spin_unlock(&port->lock);
1323 spin_unlock_irqrestore(&priv->lock, flags);
1326 static const char *pch_uart_type(struct uart_port *port)
1328 return KBUILD_MODNAME;
1331 static void pch_uart_release_port(struct uart_port *port)
1333 struct eg20t_port *priv;
1335 priv = container_of(port, struct eg20t_port, port);
1336 pci_iounmap(priv->pdev, priv->membase);
1337 pci_release_regions(priv->pdev);
1340 static int pch_uart_request_port(struct uart_port *port)
1342 struct eg20t_port *priv;
1344 void __iomem *membase;
1346 priv = container_of(port, struct eg20t_port, port);
1347 ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
1351 membase = pci_iomap(priv->pdev, 1, 0);
1353 pci_release_regions(priv->pdev);
1356 priv->membase = port->membase = membase;
1361 static void pch_uart_config_port(struct uart_port *port, int type)
1363 struct eg20t_port *priv;
1365 priv = container_of(port, struct eg20t_port, port);
1366 if (type & UART_CONFIG_TYPE) {
1367 port->type = priv->port_type;
1368 pch_uart_request_port(port);
1372 static int pch_uart_verify_port(struct uart_port *port,
1373 struct serial_struct *serinfo)
1375 struct eg20t_port *priv;
1377 priv = container_of(port, struct eg20t_port, port);
1378 if (serinfo->flags & UPF_LOW_LATENCY) {
1379 dev_info(priv->port.dev,
1380 "PCH UART : Use PIO Mode (without DMA)\n");
1382 serinfo->flags &= ~UPF_LOW_LATENCY;
1384 #ifndef CONFIG_PCH_DMA
1385 dev_err(priv->port.dev, "%s : PCH DMA is not Loaded.\n",
1389 priv->use_dma_flag = 1;
1390 dev_info(priv->port.dev, "PCH UART : Use DMA Mode\n");
1392 pch_request_dma(port);
1399 static struct uart_ops pch_uart_ops = {
1400 .tx_empty = pch_uart_tx_empty,
1401 .set_mctrl = pch_uart_set_mctrl,
1402 .get_mctrl = pch_uart_get_mctrl,
1403 .stop_tx = pch_uart_stop_tx,
1404 .start_tx = pch_uart_start_tx,
1405 .stop_rx = pch_uart_stop_rx,
1406 .enable_ms = pch_uart_enable_ms,
1407 .break_ctl = pch_uart_break_ctl,
1408 .startup = pch_uart_startup,
1409 .shutdown = pch_uart_shutdown,
1410 .set_termios = pch_uart_set_termios,
1411 /* .pm = pch_uart_pm, Not supported yet */
1412 /* .set_wake = pch_uart_set_wake, Not supported yet */
1413 .type = pch_uart_type,
1414 .release_port = pch_uart_release_port,
1415 .request_port = pch_uart_request_port,
1416 .config_port = pch_uart_config_port,
1417 .verify_port = pch_uart_verify_port
1420 static struct uart_driver pch_uart_driver = {
1421 .owner = THIS_MODULE,
1422 .driver_name = KBUILD_MODNAME,
1423 .dev_name = PCH_UART_DRIVER_DEVICE,
1429 static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
1430 const struct pci_device_id *id)
1432 struct eg20t_port *priv;
1434 unsigned int iobase;
1435 unsigned int mapbase;
1436 unsigned char *rxbuf;
1437 int fifosize, base_baud;
1439 struct pch_uart_driver_data *board;
1440 const char *board_name;
1442 board = &drv_dat[id->driver_data];
1443 port_type = board->port_type;
1445 priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
1447 goto init_port_alloc_err;
1449 rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
1451 goto init_port_free_txbuf;
1453 base_baud = 1843200; /* 1.8432MHz */
1455 /* quirk for CM-iTC board */
1456 board_name = dmi_get_system_info(DMI_BOARD_NAME);
1457 if (board_name && strstr(board_name, "CM-iTC"))
1458 base_baud = 192000000; /* 192.0MHz */
1460 switch (port_type) {
1462 fifosize = 256; /* EG20T/ML7213: UART0 */
1465 fifosize = 64; /* EG20T:UART1~3 ML7213: UART1~2*/
1468 dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
1469 goto init_port_hal_free;
1472 pci_enable_msi(pdev);
1473 pci_set_master(pdev);
1475 spin_lock_init(&priv->lock);
1477 iobase = pci_resource_start(pdev, 0);
1478 mapbase = pci_resource_start(pdev, 1);
1479 priv->mapbase = mapbase;
1480 priv->iobase = iobase;
1483 priv->rxbuf.buf = rxbuf;
1484 priv->rxbuf.size = PAGE_SIZE;
1486 priv->fifo_size = fifosize;
1487 priv->base_baud = base_baud;
1488 priv->port_type = PORT_MAX_8250 + port_type + 1;
1489 priv->port.dev = &pdev->dev;
1490 priv->port.iobase = iobase;
1491 priv->port.membase = NULL;
1492 priv->port.mapbase = mapbase;
1493 priv->port.irq = pdev->irq;
1494 priv->port.iotype = UPIO_PORT;
1495 priv->port.ops = &pch_uart_ops;
1496 priv->port.flags = UPF_BOOT_AUTOCONF;
1497 priv->port.fifosize = fifosize;
1498 priv->port.line = board->line_no;
1499 priv->trigger = PCH_UART_HAL_TRIGGER_M;
1501 spin_lock_init(&priv->port.lock);
1503 pci_set_drvdata(pdev, priv);
1504 pch_uart_hal_request(pdev, fifosize, base_baud);
1506 ret = uart_add_one_port(&pch_uart_driver, &priv->port);
1508 goto init_port_hal_free;
1513 free_page((unsigned long)rxbuf);
1514 init_port_free_txbuf:
1516 init_port_alloc_err:
1521 static void pch_uart_exit_port(struct eg20t_port *priv)
1523 uart_remove_one_port(&pch_uart_driver, &priv->port);
1524 pci_set_drvdata(priv->pdev, NULL);
1525 free_page((unsigned long)priv->rxbuf.buf);
1528 static void pch_uart_pci_remove(struct pci_dev *pdev)
1530 struct eg20t_port *priv;
1532 priv = (struct eg20t_port *)pci_get_drvdata(pdev);
1534 pci_disable_msi(pdev);
1535 pch_uart_exit_port(priv);
1536 pci_disable_device(pdev);
1541 static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
1543 struct eg20t_port *priv = pci_get_drvdata(pdev);
1545 uart_suspend_port(&pch_uart_driver, &priv->port);
1547 pci_save_state(pdev);
1548 pci_set_power_state(pdev, pci_choose_state(pdev, state));
1552 static int pch_uart_pci_resume(struct pci_dev *pdev)
1554 struct eg20t_port *priv = pci_get_drvdata(pdev);
1557 pci_set_power_state(pdev, PCI_D0);
1558 pci_restore_state(pdev);
1560 ret = pci_enable_device(pdev);
1563 "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
1567 uart_resume_port(&pch_uart_driver, &priv->port);
1572 #define pch_uart_pci_suspend NULL
1573 #define pch_uart_pci_resume NULL
1576 static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
1577 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
1578 .driver_data = pch_et20t_uart0},
1579 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
1580 .driver_data = pch_et20t_uart1},
1581 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
1582 .driver_data = pch_et20t_uart2},
1583 {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
1584 .driver_data = pch_et20t_uart3},
1585 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8027),
1586 .driver_data = pch_ml7213_uart0},
1587 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8028),
1588 .driver_data = pch_ml7213_uart1},
1589 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8029),
1590 .driver_data = pch_ml7213_uart2},
1591 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800C),
1592 .driver_data = pch_ml7223_uart0},
1593 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x800D),
1594 .driver_data = pch_ml7223_uart1},
1595 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8811),
1596 .driver_data = pch_ml7831_uart0},
1597 {PCI_DEVICE(PCI_VENDOR_ID_ROHM, 0x8812),
1598 .driver_data = pch_ml7831_uart1},
1602 static int __devinit pch_uart_pci_probe(struct pci_dev *pdev,
1603 const struct pci_device_id *id)
1606 struct eg20t_port *priv;
1608 ret = pci_enable_device(pdev);
1612 priv = pch_uart_init_port(pdev, id);
1615 goto probe_disable_device;
1617 pci_set_drvdata(pdev, priv);
1621 probe_disable_device:
1622 pci_disable_msi(pdev);
1623 pci_disable_device(pdev);
1628 static struct pci_driver pch_uart_pci_driver = {
1630 .id_table = pch_uart_pci_id,
1631 .probe = pch_uart_pci_probe,
1632 .remove = __devexit_p(pch_uart_pci_remove),
1633 .suspend = pch_uart_pci_suspend,
1634 .resume = pch_uart_pci_resume,
1637 static int __init pch_uart_module_init(void)
1641 /* register as UART driver */
1642 ret = uart_register_driver(&pch_uart_driver);
1646 /* register as PCI driver */
1647 ret = pci_register_driver(&pch_uart_pci_driver);
1649 uart_unregister_driver(&pch_uart_driver);
1653 module_init(pch_uart_module_init);
1655 static void __exit pch_uart_module_exit(void)
1657 pci_unregister_driver(&pch_uart_pci_driver);
1658 uart_unregister_driver(&pch_uart_driver);
1660 module_exit(pch_uart_module_exit);
1662 MODULE_LICENSE("GPL v2");
1663 MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
1664 module_param(default_baud, uint, S_IRUGO);