git.openpandora.org
/
pandora-kernel.git
/ commitdiff
commit
grep
author
committer
pickaxe
?
search:
re
summary
|
shortlog
|
log
|
commit
| commitdiff |
tree
raw
|
patch
| inline |
side by side
(parent:
c9812d0
)
OMAP3 clock/SDRC: program SDRC_MR register during SDRC clock change
author
Paul Walmsley
<paul@pwsan.com>
Sat, 20 Jun 2009 01:08:27 +0000
(19:08 -0600)
committer
paul
<paul@twilight.(none)>
Sat, 20 Jun 2009 01:09:31 +0000
(19:09 -0600)
Program the SDRC_MR_0 register as well during SDRC clock changes.
This register allows selection of the memory CAS latency. Some SDRAM
chips, such as the Qimonda HYB18M512160AF6, have a lower CAS latency
at lower clock rates.
Signed-off-by: Paul Walmsley <paul@pwsan.com>
No differences found