riscv: starfive: jh7110: move uart0 clock frequency to config header
authorE Shattow <e@freeshell.de>
Sat, 3 May 2025 11:52:52 +0000 (04:52 -0700)
committerLeo Yu-Chi Liang <ycliang@andestech.com>
Wed, 21 May 2025 08:49:35 +0000 (16:49 +0800)
Move unnecessary clock frequency assignment out of device-tree and into the
board config header so that the ns16550 serial driver can successfully init
during SPL after failing to resolve the parent clock from upstream dts. The
serial driver will then resolve clock frequency from device-tree node parent
clock at init during Main app as it is expected by upstream.

Signed-off-by: E Shattow <e@freeshell.de>
Reviewed-by: Leo Yu-Chi Liang <ycliang@andestech.com>
arch/riscv/dts/jh7110-common-u-boot.dtsi
include/configs/starfive-visionfive2.h

index 6d85b2d..049b0a7 100644 (file)
@@ -27,7 +27,6 @@
        bootph-pre-ram;
        reg-offset = <0>;
        current-speed = <115200>;
-       clock-frequency = <24000000>;
 };
 
 &mmc0 {
index 049b0a0..e7001b2 100644 (file)
@@ -39,4 +39,6 @@
        "partitions=" PARTS_DEFAULT "\0" \
        "fdtfile=" CONFIG_DEFAULT_FDT_FILE "\0"
 
+#define CFG_SYS_NS16550_CLK            24000000
+
 #endif /* _STARFIVE_VISIONFIVE2_H */