dm: dts: Convert driver model tags to use new schema
authorSimon Glass <sjg@chromium.org>
Mon, 13 Feb 2023 15:56:33 +0000 (08:56 -0700)
committerSimon Glass <sjg@chromium.org>
Tue, 14 Feb 2023 16:43:26 +0000 (09:43 -0700)
Now that Linux has accepted these tags, move the device tree files in
U-Boot over to use them.

Signed-off-by: Simon Glass <sjg@chromium.org>
564 files changed:
arch/arc/dts/abilis_tb100.dts
arch/arc/dts/axc001.dtsi
arch/arc/dts/axc003.dtsi
arch/arc/dts/axs10x_mb.dtsi
arch/arc/dts/emsdp.dts
arch/arc/dts/hsdk-common.dtsi
arch/arc/dts/iot_devkit.dts
arch/arc/dts/nsim.dts
arch/arc/dts/skeleton.dtsi
arch/arm/dts/am335x-brppt1-mmc-u-boot.dtsi
arch/arm/dts/am335x-brsmarc1.dts
arch/arm/dts/am335x-brxre1.dts
arch/arm/dts/am335x-evm-u-boot.dtsi
arch/arm/dts/am335x-evmsk-u-boot.dtsi
arch/arm/dts/am335x-guardian-u-boot.dtsi
arch/arm/dts/am335x-pdu001-u-boot.dtsi
arch/arm/dts/am335x-pxm50-u-boot.dtsi
arch/arm/dts/am335x-regor-rdk-u-boot.dtsi
arch/arm/dts/am335x-rut-u-boot.dtsi
arch/arm/dts/am335x-sancloud-bbe-lite-u-boot.dtsi
arch/arm/dts/am335x-shc-u-boot.dtsi
arch/arm/dts/am335x-wega-rdk-u-boot.dtsi
arch/arm/dts/am33xx-u-boot.dtsi
arch/arm/dts/am3517-evm-u-boot.dtsi
arch/arm/dts/am4372-generic-u-boot.dtsi
arch/arm/dts/am4372-u-boot.dtsi
arch/arm/dts/am437x-gp-evm-u-boot.dtsi
arch/arm/dts/am437x-idk-evm-u-boot.dtsi
arch/arm/dts/am437x-sk-evm-u-boot.dtsi
arch/arm/dts/armada-3720-eDPU-u-boot.dtsi
arch/arm/dts/armada-3720-uDPU-u-boot.dtsi
arch/arm/dts/armada-385-atl-x530-u-boot.dtsi
arch/arm/dts/armada-385-turris-omnia-u-boot.dtsi
arch/arm/dts/armada-388-clearfog-u-boot.dtsi
arch/arm/dts/armada-388-helios4-u-boot.dtsi
arch/arm/dts/armada-38x-controlcenterdc-u-boot.dtsi
arch/arm/dts/armada-ap80x-quad.dtsi
arch/arm/dts/armada-xp-theadorable-u-boot.dtsi
arch/arm/dts/ast2500-evb.dts
arch/arm/dts/ast2500-u-boot.dtsi
arch/arm/dts/ast2600-evb.dts
arch/arm/dts/ast2600-u-boot.dtsi
arch/arm/dts/at91-sam9x60_curiosity-u-boot.dtsi
arch/arm/dts/at91-sama5d27_giantboard.dts
arch/arm/dts/at91-sama5d27_som1_ek.dts
arch/arm/dts/at91-sama5d27_wlsom1_ek-u-boot.dtsi
arch/arm/dts/at91-sama5d2_icp-u-boot.dtsi
arch/arm/dts/at91-sama5d2_ptc_ek.dts
arch/arm/dts/at91-sama5d2_xplained.dts
arch/arm/dts/at91-sama5d3_xplained.dts
arch/arm/dts/at91-sama5d4_xplained.dts
arch/arm/dts/at91-sama5d4ek.dts
arch/arm/dts/at91-sama7g5ek-u-boot.dtsi
arch/arm/dts/at91sam9260-smartweb.dts
arch/arm/dts/at91sam9260.dtsi
arch/arm/dts/at91sam9260ek.dts
arch/arm/dts/at91sam9261.dtsi
arch/arm/dts/at91sam9263.dtsi
arch/arm/dts/at91sam9263ek.dts
arch/arm/dts/at91sam9g15ek.dts
arch/arm/dts/at91sam9g20-taurus.dts
arch/arm/dts/at91sam9g20ek_common.dtsi
arch/arm/dts/at91sam9g25-gardena-smart-gateway-u-boot.dtsi
arch/arm/dts/at91sam9g35ek.dts
arch/arm/dts/at91sam9g45-corvus.dts
arch/arm/dts/at91sam9g45-gurnard.dts
arch/arm/dts/at91sam9g45.dtsi
arch/arm/dts/at91sam9m10g45ek.dts
arch/arm/dts/at91sam9n12.dtsi
arch/arm/dts/at91sam9n12ek.dts
arch/arm/dts/at91sam9rl.dtsi
arch/arm/dts/at91sam9rlek.dts
arch/arm/dts/at91sam9x35ek.dts
arch/arm/dts/at91sam9x5.dtsi
arch/arm/dts/at91sam9x5dm.dtsi
arch/arm/dts/at91sam9x5ek.dtsi
arch/arm/dts/bcm283x-u-boot.dtsi
arch/arm/dts/bcm63158.dtsi
arch/arm/dts/bcm6855.dtsi
arch/arm/dts/bcm6856.dtsi
arch/arm/dts/bcm6858.dtsi
arch/arm/dts/bcm96753ref.dts
arch/arm/dts/bcm968360bg.dts
arch/arm/dts/bcm968580xref.dts
arch/arm/dts/bitmain-antminer-s9.dts
arch/arm/dts/ca-presidio-engboard.dts
arch/arm/dts/da850-evm-u-boot.dtsi
arch/arm/dts/da850-lcdk-u-boot.dtsi
arch/arm/dts/dm8168-evm-u-boot.dtsi
arch/arm/dts/dra7-evm-u-boot.dtsi
arch/arm/dts/dra7-ipu-common-early-boot.dtsi
arch/arm/dts/dra71-evm-u-boot.dtsi
arch/arm/dts/dra72-evm-revc-u-boot.dtsi
arch/arm/dts/dra72-evm-u-boot.dtsi
arch/arm/dts/dra76-evm-u-boot.dtsi
arch/arm/dts/dragonboard410c-uboot.dtsi
arch/arm/dts/dragonboard820c-uboot.dtsi
arch/arm/dts/dragonboard845c-uboot.dtsi
arch/arm/dts/exynos5.dtsi
arch/arm/dts/exynos5422-odroidxu3.dts
arch/arm/dts/exynos7420.dtsi
arch/arm/dts/exynos78x0.dtsi
arch/arm/dts/fsl-imx8qm-apalis-u-boot.dtsi
arch/arm/dts/fsl-imx8qm-mek-u-boot.dtsi
arch/arm/dts/fsl-imx8qxp-ai_ml-u-boot.dtsi
arch/arm/dts/fsl-imx8qxp-colibri-u-boot.dtsi
arch/arm/dts/fsl-imx8qxp-mek-u-boot.dtsi
arch/arm/dts/fsl-imx8qxp-mek.dts
arch/arm/dts/fsl-ls1028a-kontron-sl28-u-boot.dtsi
arch/arm/dts/fsl-ls1088a-qds.dtsi
arch/arm/dts/fsl-ls1088a-rdb.dts
arch/arm/dts/fsl-ls2088a-rdb-qspi.dts
arch/arm/dts/fsl-lx2160a-qds.dtsi
arch/arm/dts/fsl-lx2160a-rdb.dts
arch/arm/dts/hi3660-hikey960-u-boot.dtsi
arch/arm/dts/hi6220-hikey-u-boot.dtsi
arch/arm/dts/hpe-gxp-u-boot.dtsi
arch/arm/dts/imx28-xea-u-boot.dtsi
arch/arm/dts/imx53-m53menlo-u-boot.dtsi
arch/arm/dts/imx53-ppd-uboot.dtsi
arch/arm/dts/imx6dl-brppt2.dts
arch/arm/dts/imx6dl-colibri-eval-v3-u-boot.dtsi
arch/arm/dts/imx6dl-icore-mipi-u-boot.dtsi
arch/arm/dts/imx6dl-mamoj-u-boot.dtsi
arch/arm/dts/imx6q-apalis-eval-u-boot.dtsi
arch/arm/dts/imx6q-bosch-acc-u-boot.dtsi
arch/arm/dts/imx6q-display5-u-boot.dtsi
arch/arm/dts/imx6q-icore-mipi-u-boot.dtsi
arch/arm/dts/imx6q-kp-u-boot.dtsi
arch/arm/dts/imx6q-logicpd-u-boot.dtsi
arch/arm/dts/imx6q-phytec-mira-rdk-nand-u-boot.dtsi
arch/arm/dts/imx6q-tbs2910-u-boot.dtsi
arch/arm/dts/imx6qdl-aristainetos2-u-boot.dtsi
arch/arm/dts/imx6qdl-aristainetos2c-u-boot.dtsi
arch/arm/dts/imx6qdl-aristainetos2c_cslb-u-boot.dtsi
arch/arm/dts/imx6qdl-hummingboard2-emmc-som-v15-u-boot.dtsi
arch/arm/dts/imx6qdl-icore-rqs-u-boot.dtsi
arch/arm/dts/imx6qdl-icore-u-boot.dtsi
arch/arm/dts/imx6qdl-sabreauto-u-boot.dtsi
arch/arm/dts/imx6qdl-sabresd-u-boot.dtsi
arch/arm/dts/imx6qdl-u-boot.dtsi
arch/arm/dts/imx6sll-evk-u-boot.dtsi
arch/arm/dts/imx6sx-sabreauto-u-boot.dtsi
arch/arm/dts/imx6ul-14x14-evk-u-boot.dtsi
arch/arm/dts/imx6ul-geam-u-boot.dtsi
arch/arm/dts/imx6ul-isiot-emmc-u-boot.dtsi
arch/arm/dts/imx6ul-isiot-u-boot.dtsi
arch/arm/dts/imx6ul-opos6ul-u-boot.dtsi
arch/arm/dts/imx6ul-opos6uldev-u-boot.dtsi
arch/arm/dts/imx6ul-u-boot.dtsi
arch/arm/dts/imx6ull-14x14-evk-u-boot.dtsi
arch/arm/dts/imx6ull-colibri-eval-v3-u-boot.dtsi
arch/arm/dts/imx6ull-dart-6ul.dtsi
arch/arm/dts/imx6ull-mys-6ulx-u-boot.dtsi
arch/arm/dts/imx6ull-seeed-npi-imx6ull-u-boot.dtsi
arch/arm/dts/imx6ull-u-boot.dtsi
arch/arm/dts/imx6ulz-14x14-evk-u-boot.dtsi
arch/arm/dts/imx6ulz-bsh-smm-m2-u-boot.dtsi
arch/arm/dts/imx7-cm-u-boot.dtsi
arch/arm/dts/imx7d-colibri-eval-v3-u-boot.dtsi
arch/arm/dts/imx7d-pico-pi-u-boot.dtsi
arch/arm/dts/imx7s-warp-u-boot.dtsi
arch/arm/dts/imx7ulp-com-u-boot.dtsi
arch/arm/dts/imx7ulp-uboot.dtsi
arch/arm/dts/imx8mm-beacon-kit-u-boot.dtsi
arch/arm/dts/imx8mm-cl-iot-gate-optee-u-boot.dtsi
arch/arm/dts/imx8mm-cl-iot-gate-u-boot.dtsi
arch/arm/dts/imx8mm-data-modul-edm-sbc-u-boot.dtsi
arch/arm/dts/imx8mm-evk-u-boot.dtsi
arch/arm/dts/imx8mm-icore-mx8mm-ctouch2-u-boot.dtsi
arch/arm/dts/imx8mm-icore-mx8mm-edimm2.2-u-boot.dtsi
arch/arm/dts/imx8mm-icore-mx8mm-u-boot.dtsi
arch/arm/dts/imx8mm-kontron-bl-common-u-boot.dtsi
arch/arm/dts/imx8mm-mx8menlo-u-boot.dtsi
arch/arm/dts/imx8mm-phg-u-boot.dtsi
arch/arm/dts/imx8mm-u-boot.dtsi
arch/arm/dts/imx8mm-venice-gw700x-u-boot.dtsi
arch/arm/dts/imx8mm-venice-gw7901-u-boot.dtsi
arch/arm/dts/imx8mm-venice-gw7902-u-boot.dtsi
arch/arm/dts/imx8mm-venice-gw7903-u-boot.dtsi
arch/arm/dts/imx8mm-venice-gw7904-u-boot.dtsi
arch/arm/dts/imx8mm-venice-u-boot.dtsi
arch/arm/dts/imx8mm-verdin-wifi-dev-u-boot.dtsi
arch/arm/dts/imx8mn-beacon-kit-u-boot.dtsi
arch/arm/dts/imx8mn-bsh-smm-s2-u-boot-common.dtsi
arch/arm/dts/imx8mn-bsh-smm-s2-u-boot.dtsi
arch/arm/dts/imx8mn-bsh-smm-s2pro-u-boot.dtsi
arch/arm/dts/imx8mn-ddr4-evk-u-boot.dtsi
arch/arm/dts/imx8mn-evk-u-boot.dtsi
arch/arm/dts/imx8mn-u-boot.dtsi
arch/arm/dts/imx8mn-var-som-symphony-u-boot.dtsi
arch/arm/dts/imx8mn-venice-gw7902-u-boot.dtsi
arch/arm/dts/imx8mn-venice-u-boot.dtsi
arch/arm/dts/imx8mp-dhcom-u-boot.dtsi
arch/arm/dts/imx8mp-evk-u-boot.dtsi
arch/arm/dts/imx8mp-icore-mx8mp-edimm2.2-u-boot.dtsi
arch/arm/dts/imx8mp-msc-sm2s-u-boot.dtsi
arch/arm/dts/imx8mp-phyboard-pollux-rdk-u-boot.dtsi
arch/arm/dts/imx8mp-rsb3720-a1-u-boot.dtsi
arch/arm/dts/imx8mp-u-boot.dtsi
arch/arm/dts/imx8mp-venice-gw74xx-u-boot.dtsi
arch/arm/dts/imx8mp-venice-u-boot.dtsi
arch/arm/dts/imx8mp-verdin-wifi-dev-u-boot.dtsi
arch/arm/dts/imx8mq-cm-u-boot.dtsi
arch/arm/dts/imx8mq-evk-u-boot.dtsi
arch/arm/dts/imx8mq-librem5-r4-u-boot.dtsi
arch/arm/dts/imx8mq-phanbell-u-boot.dtsi
arch/arm/dts/imx8mq-pico-pi-u-boot.dtsi
arch/arm/dts/imx8mq-u-boot.dtsi
arch/arm/dts/imx8qxp-capricorn-u-boot.dtsi
arch/arm/dts/imx8ulp-evk-u-boot.dtsi
arch/arm/dts/imx93-11x11-evk-u-boot.dtsi
arch/arm/dts/imxrt1020-evk-u-boot.dtsi
arch/arm/dts/imxrt1050-evk-u-boot.dtsi
arch/arm/dts/imxrt1170-evk-u-boot.dtsi
arch/arm/dts/k3-am625-r5-sk.dts
arch/arm/dts/k3-am625-sk-u-boot.dtsi
arch/arm/dts/k3-am62a-ddr.dtsi
arch/arm/dts/k3-am62a7-r5-sk.dts
arch/arm/dts/k3-am62a7-sk-u-boot.dtsi
arch/arm/dts/k3-am64-ddr.dtsi
arch/arm/dts/k3-am642-evm-u-boot.dtsi
arch/arm/dts/k3-am642-r5-evm.dts
arch/arm/dts/k3-am642-r5-sk.dts
arch/arm/dts/k3-am642-sk-u-boot.dtsi
arch/arm/dts/k3-am65-iot2050-common-u-boot.dtsi
arch/arm/dts/k3-am654-ddr.dtsi
arch/arm/dts/k3-am654-r5-base-board-u-boot.dtsi
arch/arm/dts/k3-am654-r5-base-board.dts
arch/arm/dts/k3-am68-sk-base-board-u-boot.dtsi
arch/arm/dts/k3-am68-sk-r5-base-board.dts
arch/arm/dts/k3-j7200-common-proc-board-u-boot.dtsi
arch/arm/dts/k3-j7200-r5-common-proc-board.dts
arch/arm/dts/k3-j721e-common-proc-board-u-boot.dtsi
arch/arm/dts/k3-j721e-ddr.dtsi
arch/arm/dts/k3-j721e-r5-common-proc-board-u-boot.dtsi
arch/arm/dts/k3-j721e-r5-common-proc-board.dts
arch/arm/dts/k3-j721e-r5-sk-u-boot.dtsi
arch/arm/dts/k3-j721e-r5-sk.dts
arch/arm/dts/k3-j721e-sk-u-boot.dtsi
arch/arm/dts/k3-j721s2-common-proc-board-u-boot.dtsi
arch/arm/dts/k3-j721s2-ddr.dtsi
arch/arm/dts/k3-j721s2-r5-common-proc-board.dts
arch/arm/dts/keystone-k2e-evm-u-boot.dtsi
arch/arm/dts/keystone-k2g-evm-u-boot.dtsi
arch/arm/dts/keystone-k2g-generic-u-boot.dtsi
arch/arm/dts/keystone-k2g-ice-u-boot.dtsi
arch/arm/dts/keystone-k2hk-evm-u-boot.dtsi
arch/arm/dts/kirkwood-pogoplug-series-4-u-boot.dtsi
arch/arm/dts/logicpd-som-lv-35xx-devkit-u-boot.dtsi
arch/arm/dts/logicpd-som-lv-37xx-devkit-u-boot.dtsi
arch/arm/dts/logicpd-torpedo-35xx-devkit-u-boot.dtsi
arch/arm/dts/logicpd-torpedo-37xx-devkit-u-boot.dtsi
arch/arm/dts/ls1021a-twr-u-boot.dtsi
arch/arm/dts/meson-g12-common-u-boot.dtsi
arch/arm/dts/meson-gx-u-boot.dtsi
arch/arm/dts/mt7622-bananapi-bpi-r64.dts
arch/arm/dts/mt7622-rfb.dts
arch/arm/dts/mt7622-u-boot.dtsi
arch/arm/dts/mt7623-u-boot.dtsi
arch/arm/dts/mt7629-rfb-u-boot.dtsi
arch/arm/dts/mt7629-rfb.dts
arch/arm/dts/mt7981.dtsi
arch/arm/dts/mt7986-u-boot.dtsi
arch/arm/dts/mt7986.dtsi
arch/arm/dts/mt8516-u-boot.dtsi
arch/arm/dts/mvebu-u-boot.dtsi
arch/arm/dts/omap3-u-boot.dtsi
arch/arm/dts/omap5-u-boot.dtsi
arch/arm/dts/phycore-imx8mm-u-boot.dtsi
arch/arm/dts/px30-ringneck-haikou-u-boot.dtsi
arch/arm/dts/px30-u-boot.dtsi
arch/arm/dts/qcom-ipq4019.dtsi
arch/arm/dts/qcs404-evb-uboot.dtsi
arch/arm/dts/r7s72100-gr-peach-u-boot.dts
arch/arm/dts/r8a774a1-u-boot.dtsi
arch/arm/dts/r8a774b1-u-boot.dtsi
arch/arm/dts/r8a774e1-u-boot.dtsi
arch/arm/dts/r8a7790-lager-u-boot.dts
arch/arm/dts/r8a7790-stout-u-boot.dts
arch/arm/dts/r8a7790-u-boot.dtsi
arch/arm/dts/r8a7791-koelsch-u-boot.dts
arch/arm/dts/r8a7791-porter-u-boot.dts
arch/arm/dts/r8a7791-u-boot.dtsi
arch/arm/dts/r8a7792-blanche-u-boot.dts
arch/arm/dts/r8a7792-u-boot.dtsi
arch/arm/dts/r8a7793-gose-u-boot.dts
arch/arm/dts/r8a7793-u-boot.dtsi
arch/arm/dts/r8a7794-alt-u-boot.dts
arch/arm/dts/r8a7794-silk-u-boot.dts
arch/arm/dts/r8a7794-u-boot.dtsi
arch/arm/dts/r8a77950-salvator-x-u-boot.dts
arch/arm/dts/r8a77950-u-boot.dtsi
arch/arm/dts/r8a77950-ulcb-u-boot.dts
arch/arm/dts/r8a77960-salvator-x-u-boot.dts
arch/arm/dts/r8a77960-u-boot.dtsi
arch/arm/dts/r8a77960-ulcb-u-boot.dts
arch/arm/dts/r8a77965-salvator-x-u-boot.dts
arch/arm/dts/r8a77965-u-boot.dtsi
arch/arm/dts/r8a77965-ulcb-u-boot.dts
arch/arm/dts/r8a77970-u-boot.dtsi
arch/arm/dts/r8a77980-u-boot.dtsi
arch/arm/dts/r8a77990-ebisu-u-boot.dts
arch/arm/dts/r8a779a0-u-boot.dtsi
arch/arm/dts/r8a779x-u-boot.dtsi
arch/arm/dts/rk3036-sdk-u-boot.dtsi
arch/arm/dts/rk3066a-mk808-u-boot.dtsi
arch/arm/dts/rk3128-evb-u-boot.dtsi
arch/arm/dts/rk3128-u-boot.dtsi
arch/arm/dts/rk3188-radxarock-u-boot.dtsi
arch/arm/dts/rk3229-evb-u-boot.dtsi
arch/arm/dts/rk322x-u-boot.dtsi
arch/arm/dts/rk3288-evb-u-boot.dtsi
arch/arm/dts/rk3288-firefly-u-boot.dtsi
arch/arm/dts/rk3288-miqi-u-boot.dtsi
arch/arm/dts/rk3288-phycore-rdk-u-boot.dtsi
arch/arm/dts/rk3288-popmetal-u-boot.dtsi
arch/arm/dts/rk3288-rock-pi-n8-u-boot.dtsi
arch/arm/dts/rk3288-rock2-square-u-boot.dtsi
arch/arm/dts/rk3288-tinker-s-u-boot.dtsi
arch/arm/dts/rk3288-tinker-u-boot.dtsi
arch/arm/dts/rk3288-u-boot.dtsi
arch/arm/dts/rk3288-veyron-speedy-u-boot.dtsi
arch/arm/dts/rk3288-veyron-u-boot.dtsi
arch/arm/dts/rk3288-vyasa-u-boot.dtsi
arch/arm/dts/rk3308-evb-u-boot.dtsi
arch/arm/dts/rk3308-roc-cc-u-boot.dtsi
arch/arm/dts/rk3308-u-boot.dtsi
arch/arm/dts/rk3326-odroid-go2-u-boot.dtsi
arch/arm/dts/rk3328-nanopi-r2s-u-boot.dtsi
arch/arm/dts/rk3328-roc-cc-u-boot.dtsi
arch/arm/dts/rk3328-rock-pi-e-u-boot.dtsi
arch/arm/dts/rk3328-rock64-u-boot.dtsi
arch/arm/dts/rk3328-u-boot.dtsi
arch/arm/dts/rk3368-geekbox-u-boot.dtsi
arch/arm/dts/rk3368-lion-haikou-u-boot.dtsi
arch/arm/dts/rk3368-px5-evb-u-boot.dtsi
arch/arm/dts/rk3368-sheep-u-boot.dtsi
arch/arm/dts/rk3399-evb-u-boot.dtsi
arch/arm/dts/rk3399-gru-u-boot.dtsi
arch/arm/dts/rk3399-pinebook-pro-u-boot.dtsi
arch/arm/dts/rk3399-pinephone-pro-u-boot.dtsi
arch/arm/dts/rk3399-puma-haikou-u-boot.dtsi
arch/arm/dts/rk3399-roc-pc-u-boot.dtsi
arch/arm/dts/rk3399-rockpro64-u-boot.dtsi
arch/arm/dts/rk3399-u-boot.dtsi
arch/arm/dts/rk3568-evb-u-boot.dtsi
arch/arm/dts/rk356x-u-boot.dtsi
arch/arm/dts/rk3xxx-u-boot.dtsi
arch/arm/dts/rv1108-u-boot.dtsi
arch/arm/dts/rv1126-u-boot.dtsi
arch/arm/dts/rz-g2-beacon-u-boot.dtsi
arch/arm/dts/s5p4418.dtsi
arch/arm/dts/s700-u-boot.dtsi
arch/arm/dts/s900-u-boot.dtsi
arch/arm/dts/sam9x60ek-u-boot.dtsi
arch/arm/dts/sama5d2.dtsi
arch/arm/dts/sama5d27_som1.dtsi
arch/arm/dts/sama5d3.dtsi
arch/arm/dts/sama5d3xdm.dtsi
arch/arm/dts/sama5d3xmb.dtsi
arch/arm/dts/sama5d3xmb_cmp.dtsi
arch/arm/dts/sama5d4.dtsi
arch/arm/dts/socfpga-common-u-boot.dtsi
arch/arm/dts/socfpga_agilex-u-boot.dtsi
arch/arm/dts/socfpga_agilex_socdk-u-boot.dtsi
arch/arm/dts/socfpga_arria10-handoff.dtsi
arch/arm/dts/socfpga_arria10-u-boot.dtsi
arch/arm/dts/socfpga_arria10_handoff_u-boot.dtsi
arch/arm/dts/socfpga_arria10_mercury_aa1-u-boot.dtsi
arch/arm/dts/socfpga_arria10_socdk-u-boot.dtsi
arch/arm/dts/socfpga_arria10_socdk_sdmmc-u-boot.dtsi
arch/arm/dts/socfpga_arria5_secu1.dts
arch/arm/dts/socfpga_arria5_socdk-u-boot.dtsi
arch/arm/dts/socfpga_cyclone5_dbm_soc1.dts
arch/arm/dts/socfpga_cyclone5_de0_nano_soc-u-boot.dtsi
arch/arm/dts/socfpga_cyclone5_de10_nano.dts
arch/arm/dts/socfpga_cyclone5_de10_standard.dts
arch/arm/dts/socfpga_cyclone5_de1_soc.dts
arch/arm/dts/socfpga_cyclone5_is1.dts
arch/arm/dts/socfpga_cyclone5_mcvevk-u-boot.dtsi
arch/arm/dts/socfpga_cyclone5_socdk-u-boot.dtsi
arch/arm/dts/socfpga_cyclone5_sockit-u-boot.dtsi
arch/arm/dts/socfpga_cyclone5_socrates-u-boot.dtsi
arch/arm/dts/socfpga_cyclone5_sr1500.dts
arch/arm/dts/socfpga_cyclone5_vining_fpga-u-boot.dtsi
arch/arm/dts/socfpga_n5x-u-boot.dtsi
arch/arm/dts/socfpga_n5x_socdk-u-boot.dtsi
arch/arm/dts/socfpga_stratix10.dtsi
arch/arm/dts/socfpga_stratix10_socdk-u-boot.dtsi
arch/arm/dts/socfpga_stratix10_socdk.dts
arch/arm/dts/starqltechn-uboot.dtsi
arch/arm/dts/stm32429i-eval-u-boot.dtsi
arch/arm/dts/stm32746g-eval-u-boot.dtsi
arch/arm/dts/stm32f429-disco-u-boot.dtsi
arch/arm/dts/stm32f469-disco-u-boot.dtsi
arch/arm/dts/stm32f7-u-boot.dtsi
arch/arm/dts/stm32f746-disco-u-boot.dtsi
arch/arm/dts/stm32f769-disco-u-boot.dtsi
arch/arm/dts/stm32h7-u-boot.dtsi
arch/arm/dts/stm32mp13-u-boot.dtsi
arch/arm/dts/stm32mp135f-dk-u-boot.dtsi
arch/arm/dts/stm32mp15-ddr.dtsi
arch/arm/dts/stm32mp15-scmi-u-boot.dtsi
arch/arm/dts/stm32mp15-u-boot.dtsi
arch/arm/dts/stm32mp157a-dk1-scmi-u-boot.dtsi
arch/arm/dts/stm32mp157a-dk1-u-boot.dtsi
arch/arm/dts/stm32mp157a-icore-stm32mp1-ctouch2-u-boot.dtsi
arch/arm/dts/stm32mp157a-icore-stm32mp1-edimm2.2-u-boot.dtsi
arch/arm/dts/stm32mp157a-icore-stm32mp1-u-boot.dtsi
arch/arm/dts/stm32mp157a-microgea-stm32mp1-microdev2.0-of7-u-boot.dtsi
arch/arm/dts/stm32mp157a-microgea-stm32mp1-microdev2.0-u-boot.dtsi
arch/arm/dts/stm32mp157a-microgea-stm32mp1-u-boot.dtsi
arch/arm/dts/stm32mp157c-ed1-scmi-u-boot.dtsi
arch/arm/dts/stm32mp157c-ed1-u-boot.dtsi
arch/arm/dts/stm32mp157c-ev1-u-boot.dtsi
arch/arm/dts/stm32mp157c-odyssey-som-u-boot.dtsi
arch/arm/dts/stm32mp157c-odyssey-u-boot.dtsi
arch/arm/dts/stm32mp15xx-dhcom-u-boot.dtsi
arch/arm/dts/stm32mp15xx-dhcor-avenger96-u-boot.dtsi
arch/arm/dts/stm32mp15xx-dhcor-drc-compact-u-boot.dtsi
arch/arm/dts/stm32mp15xx-dhcor-testbench-u-boot.dtsi
arch/arm/dts/stm32mp15xx-dhcor-u-boot.dtsi
arch/arm/dts/t8103-u-boot.dtsi
arch/arm/dts/tegra124-nyan-big-u-boot.dtsi
arch/arm/dts/tegra20-u-boot.dtsi
arch/arm/dts/uniphier-v7-u-boot.dtsi
arch/arm/dts/versal-mini-emmc0.dts
arch/arm/dts/versal-mini-emmc1.dts
arch/arm/dts/versal-mini-ospi.dtsi
arch/arm/dts/versal-mini-qspi.dtsi
arch/arm/dts/versal-mini.dts
arch/arm/dts/versal-net-mini.dts
arch/arm/dts/vf610-bk4r1-u-boot.dtsi
arch/arm/dts/vf610-colibri-eval-v3-u-boot.dtsi
arch/arm/dts/zynq-7000.dtsi
arch/arm/dts/zynq-cc108.dts
arch/arm/dts/zynq-cse-nand.dts
arch/arm/dts/zynq-cse-nor.dts
arch/arm/dts/zynq-cse-qspi.dtsi
arch/arm/dts/zynq-dlc20-rev1.0.dts
arch/arm/dts/zynq-microzed.dts
arch/arm/dts/zynq-minized.dts
arch/arm/dts/zynq-picozed.dts
arch/arm/dts/zynq-syzygy-hub.dts
arch/arm/dts/zynq-topic-miami.dts
arch/arm/dts/zynq-zc702.dts
arch/arm/dts/zynq-zc706.dts
arch/arm/dts/zynq-zc770-xm010.dts
arch/arm/dts/zynq-zc770-xm011.dts
arch/arm/dts/zynq-zc770-xm012.dts
arch/arm/dts/zynq-zc770-xm013.dts
arch/arm/dts/zynq-zed.dts
arch/arm/dts/zynq-zturn-common.dtsi
arch/arm/dts/zynq-zybo-z7.dts
arch/arm/dts/zynq-zybo.dts
arch/arm/dts/zynqmp-a2197-revA.dts
arch/arm/dts/zynqmp-clk-ccf.dtsi
arch/arm/dts/zynqmp-dlc21-revA.dts
arch/arm/dts/zynqmp-mini-emmc0.dts
arch/arm/dts/zynqmp-mini-emmc1.dts
arch/arm/dts/zynqmp-mini-nand.dts
arch/arm/dts/zynqmp-mini-qspi.dts
arch/arm/dts/zynqmp-mini.dts
arch/arm/dts/zynqmp-r5.dts
arch/arm/dts/zynqmp-sm-k26-revA.dts
arch/arm/dts/zynqmp.dtsi
arch/m68k/dts/M5208EVBE.dts
arch/m68k/dts/M5235EVB.dts
arch/m68k/dts/M5235EVB_Flash32.dts
arch/m68k/dts/M5249EVB.dts
arch/m68k/dts/M5253DEMO.dts
arch/m68k/dts/M5272C3.dts
arch/m68k/dts/M5275EVB.dts
arch/m68k/dts/M5282EVB.dts
arch/m68k/dts/M53017EVB.dts
arch/m68k/dts/M5329AFEE.dts
arch/m68k/dts/M5329BFEE.dts
arch/m68k/dts/M5373EVB.dts
arch/m68k/dts/amcore.dts
arch/m68k/dts/astro_mcf5373l.dts
arch/m68k/dts/cobra5272.dts
arch/m68k/dts/eb_cpu5282.dts
arch/m68k/dts/eb_cpu5282_internal.dts
arch/m68k/dts/stmark2.dts
arch/mips/dts/ar933x.dtsi
arch/mips/dts/brcm,bcm3380.dtsi
arch/mips/dts/brcm,bcm6318.dtsi
arch/mips/dts/brcm,bcm63268.dtsi
arch/mips/dts/brcm,bcm6328.dtsi
arch/mips/dts/brcm,bcm6338.dtsi
arch/mips/dts/brcm,bcm6348.dtsi
arch/mips/dts/brcm,bcm6358.dtsi
arch/mips/dts/brcm,bcm6362.dtsi
arch/mips/dts/brcm,bcm6368.dtsi
arch/mips/dts/brcm,bcm6838.dtsi
arch/mips/dts/brcm,bcm968380gerg.dts
arch/mips/dts/comtrend,ar-5315u.dts
arch/mips/dts/comtrend,ar-5387un.dts
arch/mips/dts/comtrend,ct-5361.dts
arch/mips/dts/comtrend,vr-3032u.dts
arch/mips/dts/comtrend,wap-5813n.dts
arch/mips/dts/huawei,hg556a.dts
arch/mips/dts/img,boston.dts
arch/mips/dts/mrvl,cn73xx.dtsi
arch/mips/dts/mrvl,octeon-ebb7304.dts
arch/mips/dts/mrvl,octeon-nic23.dts
arch/mips/dts/mt7620-u-boot.dtsi
arch/mips/dts/mt7621-u-boot.dtsi
arch/mips/dts/mt7628-u-boot.dtsi
arch/mips/dts/mt7628a.dtsi
arch/mips/dts/mti,malta.dts
arch/mips/dts/netgear,cg3100d.dts
arch/mips/dts/netgear,dgnd3700v2.dts
arch/mips/dts/pic32mzda_sk.dts
arch/mips/dts/qca953x.dtsi
arch/mips/dts/sagem,f@st1704.dts
arch/mips/dts/sfr,nb4-ser.dts
arch/nios2/dts/10m50_devboard.dts
arch/powerpc/dts/gdsys/gazerbeam-uboot.dtsi
arch/powerpc/dts/km8321-uboot.dtsi
arch/powerpc/dts/km836x-uboot.dtsi
arch/powerpc/dts/kmcent2-u-boot.dtsi
arch/powerpc/dts/pq3-i2c-0.dtsi
arch/powerpc/dts/pq3-i2c-1.dtsi
arch/powerpc/dts/qoriq-i2c-0.dtsi
arch/powerpc/dts/qoriq-i2c-1.dtsi
arch/powerpc/dts/socrates-u-boot.dtsi
arch/riscv/dts/ae350-u-boot.dtsi
arch/riscv/dts/fu540-c000-u-boot.dtsi
arch/riscv/dts/fu740-c000-u-boot.dtsi
arch/riscv/dts/hifive-unleashed-a00-u-boot.dtsi
arch/riscv/dts/hifive-unmatched-a00-u-boot.dtsi
arch/riscv/dts/k210.dtsi
arch/riscv/dts/openpiton-riscv64.dts
arch/sandbox/dts/sandbox.dts
arch/sandbox/dts/sandbox.dtsi
arch/sandbox/dts/sandbox64.dts
arch/sandbox/dts/test.dts
arch/sh/dts/sh7751-r2dplus.dts
arch/x86/cpu/mp_init.c
arch/x86/dts/bayleybay.dts
arch/x86/dts/baytrail_som-db5800-som-6867.dts
arch/x86/dts/cherryhill.dts
arch/x86/dts/chromebook_coral.dts
arch/x86/dts/chromebook_link.dts
arch/x86/dts/chromebook_samus.dts
arch/x86/dts/chromebox_panther.dts
arch/x86/dts/conga-qeval20-qa3-e3845.dts
arch/x86/dts/coreboot.dts
arch/x86/dts/cougarcanyon2.dts
arch/x86/dts/crownbay.dts
arch/x86/dts/dfi-bt700.dtsi
arch/x86/dts/edison.dts
arch/x86/dts/efi-x86_app.dts
arch/x86/dts/efi-x86_payload.dts
arch/x86/dts/galileo.dts
arch/x86/dts/minnowmax.dts
arch/x86/dts/qemu-x86_i440fx.dts
arch/x86/dts/qemu-x86_q35.dts
arch/x86/dts/reset.dtsi
arch/x86/dts/rtc.dtsi
arch/x86/dts/serial.dtsi
arch/x86/dts/tsc_timer.dtsi

index 19e45b9..8f72e1a 100644 (file)
@@ -18,7 +18,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <500000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index 412580a..93d9918 100644 (file)
@@ -11,7 +11,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <750000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 75a9de6..7765d8e 100644 (file)
@@ -11,7 +11,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <100000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index d4ff4f7..3a7f939 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges = <0x00000000 0xe0000000 0x10000000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                clocks {
                        compatible = "simple-bus";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        apbclk: apbclk {
                                compatible = "fixed-clock";
@@ -29,7 +29,7 @@
                                compatible = "fixed-clock";
                                clock-frequency = <33333333>;
                                #clock-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        mmcclk_ciu: mmcclk-ciu {
index dbebdb4..8222d3e 100644 (file)
@@ -21,7 +21,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <40000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index 3fc82e5..eef3ee0 100644 (file)
@@ -23,7 +23,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <500000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index 2122827..a33cf1d 100644 (file)
@@ -19,7 +19,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <144000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index c2899ef..2d3a7ec 100644 (file)
@@ -18,7 +18,7 @@
                        #clock-cells = <0>;
                        compatible = "fixed-clock";
                        clock-frequency = <70000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index 279fc6c..d32ca3b 100644 (file)
@@ -14,7 +14,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                timer@0 {
                        compatible = "snps,arc-timer";
index a3d5650..fe28ded 100644 (file)
@@ -6,69 +6,69 @@
 
 / {
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &l4_wkup {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@200000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                target-module@0
                {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "simple-bus";
                };
                target-module@7000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "simple-bus";
                };
                target-module@9000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "simple-bus";
                };
        };
 };
 
 &wkup_cm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_wkup_clkctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_per {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                target-module@4c000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "simple-bus";
                };
        };
 
        segment@100000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                target-module@ac000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "simple-bus";
                };
                target-module@ae000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "simple-bus";
                };
        };
 };
 
 &prcm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio0_target {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &prcm_clocks {
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 25cdb11..2c525c6 100644 (file)
 };
 
 &uart0 {               /* console uart */
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
        clock-frequency = <100000>;
 
        tps: tps@24 {           /* PMIC controller */
-               u-boot,dm-spl;
+               bootph-pre-ram;
                reg = <0x24>;
                compatible = "ti,tps65217";
        };
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 &spi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 
        cs-gpios = <&gpio0 5 GPIO_ACTIVE_HIGH>,
        spi-max-frequency = <24000000>;
 
        spi_flash: spiflash@0 {
-               u-boot,dm-spl;
-               u-boot,dm-pre-reloc;
+               bootph-pre-ram;
+               bootph-all;
                compatible = "spidev", "spi-flash";
                spi-max-frequency = <24000000>;
                reg = <0>;
 };
 
 &spi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
        cs-gpios = <&gpio3 17 GPIO_ACTIVE_HIGH>,
                   <&gpio0 19 GPIO_ACTIVE_HIGH>,
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                                ti,no-reset-on-init;
                                ti,no-idle-on-init;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
index 485c8e3..544dc51 100644 (file)
 };
 
 &uart0 {               /* console uart */
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
        clock-frequency = <100000>;
 
        tps: tps@24 {           /* PMIC controller */
-               u-boot,dm-spl;
+               bootph-pre-ram;
                reg = <0x24>;
                compatible = "ti,tps65217";
 
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        vmmc-supply = <&vmmcsd_fixed>;
        bus-width = <0x4>;
        ti,non-removable;
 };
 
 &mmc2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        vmmc-supply = <&vmmcsd_fixed>;
        bus-width = <0x8>;
        ti,non-removable;
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                                ti,no-reset-on-init;
                                ti,no-idle-on-init;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,no-reset-on-init;
 };
 
index 8fc65df..82a483a 100644 (file)
@@ -6,14 +6,14 @@
 #include "am33xx-u-boot.dtsi"
 
 &l4_per {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@300000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_wkup {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@200000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                target-module@9000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 1003f4d..669cb6b 100644 (file)
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
index 29d8147..26c011d 100644 (file)
@@ -8,12 +8,12 @@
 
 / {
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &l4_wkup {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_per {
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &spi0 {
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb_ctrl_mod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb0_phy {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &am33xx_pinmux {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        lcd0_pins: pinmux_lcd0_pins {
                pinctrl-single,pins = <
index f1860ee..4bb4bed 100644 (file)
@@ -6,65 +6,65 @@
 #include "am33xx-u-boot.dtsi"
 
 &l4_wkup {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@200000 {
 
                target-module@10000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &l4_per {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@100000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                target-module@a6000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
 };
 
 &scm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &am33xx_pinmux {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart3_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc2_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index e5af9fd..d8c21b6 100644 (file)
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
index 4052d0e..e07e3aa 100644 (file)
        };
 
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
 };
index a38c2dc..62638c7 100644 (file)
        segment@300000 {
 
                target-module@e000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        lcdc: lcdc@0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
index 01c105e..fd47bc2 100644 (file)
@@ -9,36 +9,36 @@
 &l4_wkup {
        segment@200000 {
                target-module@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &prcm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &per_cm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4ls_clkctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_per {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        segment@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                target-module@30000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &spi0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        channel@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index 359ae05..f9b6cb3 100644 (file)
@@ -7,45 +7,45 @@
 
 / {
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &l4_wkup {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &am33xx_pinmux {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
 };
 
 &emmc_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc3 {
index b3f21e7..0e9804b 100644 (file)
        };
 
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                l4_wkup@44c00000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        segment@200000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                target-module@9000 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
                };
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        cd-gpios = <&gpio0 6 GPIO_ACTIVE_LOW>;
 };
index 61d10b8..1d09f48 100644 (file)
@@ -6,7 +6,7 @@
 
 / {
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index 1a70630..8d486f0 100644 (file)
 };
 
 &gpio1 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio3 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio5 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio6 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &mmc2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &mmc3 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &uart1 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &uart2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
index 6ba5c16..1dd0a5d 100644 (file)
@@ -7,10 +7,10 @@
 
 /{
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 986ae17..2fac2fc 100644 (file)
 };
 
 &dwc3_1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb2_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &am43xx_control_usb2phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ocp2scp0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dwc3_2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb2_phy2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &am43xx_control_usb2phy2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ocp2scp1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index b55aa8e..da0b136 100644 (file)
 
 /{
        ocp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mac {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &davinci_mdio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cpsw_emac0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &phy_sel {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &l4_wkup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ethphy0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 50fe09c..4e6ad94 100644 (file)
@@ -7,7 +7,7 @@
 
 /{
        ocp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        xtal25mhz: xtal25mhz {
 };
 
 &uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        cdce913: cdce913@65 {
                compatible = "ti,cdce913";
@@ -34,5 +34,5 @@
 };
 
 &mmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3aa9195..43e519c 100644 (file)
@@ -7,18 +7,18 @@
 
 /{
        ocp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 1b2648f..cb02b70 100644 (file)
 };
 
 &spi0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        spi-flash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &eth0 {
index 47d87d4..485f1c5 100644 (file)
 };
 
 &spi0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        spi-flash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_sb {
index 4a3fb2c..8fd829d 100644 (file)
@@ -1,7 +1,7 @@
 // SPDX-License-Identifier: GPL-2.0
 
 &watchdog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 #include "mvebu-u-boot.dtsi"
index 3f1e761..509d6ca 100644 (file)
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        i2cmux: i2cmux@70 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                i2c@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                i2c@1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                i2c@5 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        crypto@64 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
index 9662929..fb27a3b 100644 (file)
@@ -1,38 +1,38 @@
 // SPDX-License-Identifier: GPL-2.0+
 
 &spi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        spi-flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdhci {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ahci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ahci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        eeprom@52 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        eeprom@53 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
index bac4b06..363056a 100644 (file)
@@ -5,41 +5,41 @@
 };
 
 &spi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        spi-flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &w25q32 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ahci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ahci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        eeprom@52 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        eeprom@53 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
index 0a94df9..efeb16c 100644 (file)
@@ -1,25 +1,25 @@
 &gpio0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &spi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &I2C0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &PCA22 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 #include "mvebu-u-boot.dtsi"
index 1220e98..19e27e4 100644 (file)
@@ -18,7 +18,7 @@
 
                cpu@000 {
                        clocks;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        device_type = "cpu";
                        compatible = "arm,cortex-a72", "arm,armv8";
                        reg = <0x000>;
@@ -26,7 +26,7 @@
                };
                cpu@001 {
                        clocks;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        device_type = "cpu";
                        compatible = "arm,cortex-a72", "arm,armv8";
                        reg = <0x001>;
@@ -34,7 +34,7 @@
                };
                cpu@100 {
                        clocks;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        device_type = "cpu";
                        compatible = "arm,cortex-a72", "arm,armv8";
                        reg = <0x100>;
@@ -42,7 +42,7 @@
                };
                cpu@101 {
                        clocks;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        device_type = "cpu";
                        compatible = "arm,cortex-a72", "arm,armv8";
                        reg = <0x101>;
index c98bfa1..48426f6 100644 (file)
@@ -1,5 +1,5 @@
 &lcd0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 #include "mvebu-u-boot.dtsi"
index 1fbacf9..d481ead 100644 (file)
@@ -19,7 +19,7 @@
 };
 
 &uart5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 };
 
 &wdt1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &wdt2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &wdt3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 057390f..ee14db3 100644 (file)
@@ -8,19 +8,19 @@
        scu: clock-controller@1e6e2000 {
                compatible = "aspeed,ast2500-scu";
                reg = <0x1e6e2000 0x1000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <1>;
                #reset-cells = <1>;
        };
 
        rst: reset-controller {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "aspeed,ast2500-reset";
                #reset-cells = <1>;
        };
 
        sdrammc: sdrammc@1e6e0000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "aspeed,ast2500-sdrammc";
                reg = <0x1e6e0000 0x174
                        0x1e6e0200 0x1d4 >;
@@ -51,7 +51,7 @@
 };
 
 &timer {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mac0 {
index a097f32..9aac0e2 100644 (file)
@@ -58,7 +58,7 @@
 };
 
 &uart5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 };
 
 &hace {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &acry {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index 4648c07..f06f582 100644 (file)
@@ -8,21 +8,21 @@
        scu: clock-controller@1e6e2000 {
                compatible = "aspeed,ast2600-scu";
                reg = <0x1e6e2000 0x1000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <1>;
                #reset-cells = <1>;
                uart-clk-source = <0x0>; /* uart clock source selection: 0: uxclk 1: huxclk*/
        };
 
        rst: reset-controller {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "aspeed,ast2600-reset";
                aspeed,wdt = <&wdt1>;
                #reset-cells = <1>;
        };
 
        sdrammc: sdrammc@1e6e0000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "aspeed,ast2600-sdrammc";
                reg = <0x1e6e0000 0x100
                        0x1e6e0100 0x300
        };
 
        ahb {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
        };
index d176e20..0c3c040 100644 (file)
 
 / {
        ahb {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        pinctrl {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &clk32 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dbgu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_rc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_xtal {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_dbgu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pioA {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pioB {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pit64b0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &slow_rc_osc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &slow_xtal {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 2625f81..767766d 100644 (file)
@@ -22,7 +22,7 @@
        };
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart1;
        };
 
@@ -32,7 +32,7 @@
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc1_default>;
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                apb {
@@ -41,7 +41,7 @@
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_uart1_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        i2c0: i2c@f8028000 {
 
                        pit: timer@f8048030 {
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        sfr: sfr@f8030000 {
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioA: pinctrl@fc038000 {
                                                         <PIN_PA20__SDMMC1_DAT2>,
                                                         <PIN_PA21__SDMMC1_DAT3>;
                                                bias-pull-up;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        ck_cd {
                                                pinmux = <PIN_PA22__SDMMC1_CK>,
                                                         <PIN_PA30__SDMMC1_CD>;
                                                bias-disable;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
 
@@ -97,7 +97,7 @@
                                        pinmux = <PIN_PD2__URXD1>,
                                                 <PIN_PD3__UTXD1>;
                                        bias-disable;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_i2c0_default: i2c0_default {
index 70d15c8..861471d 100644 (file)
@@ -51,7 +51,7 @@
        compatible = "atmel,sama5d27-som1-ek", "atmel,sama5d2", "atmel,sama5";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart1;
        };
 
@@ -85,7 +85,7 @@
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc0_default>;
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                sdmmc1: sdio-host@b0000000 {
@@ -93,7 +93,7 @@
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc1_default>;
                        status = "okay"; /* conflict with qspi0 */
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                apb {
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_lcd_base &pinctrl_lcd_pwm &pinctrl_lcd_rgb666>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                display-timings {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        480x272 {
                                                clock-frequency = <9000000>;
                                                hactive = <480>;
                                                vfront-porch = <2>;
                                                vback-porch = <2>;
                                                vsync-len = <11>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_uart1_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioA: pinctrl@fc038000 {
                                                                 <PIN_PA8__SDMMC0_DAT6>,
                                                                 <PIN_PA9__SDMMC0_DAT7>;
                                                        bias-pull-up;
-                                                       u-boot,dm-pre-reloc;
+                                                       bootph-all;
                                                };
 
                                                ck_cd {
                                                                 <PIN_PA10__SDMMC0_RSTN>,
                                                                 <PIN_PA13__SDMMC0_CD>;
                                                        bias-disable;
-                                                       u-boot,dm-pre-reloc;
+                                                       bootph-all;
                                                };
                                        };
 
                                                                 <PIN_PA20__SDMMC1_DAT2>,
                                                                 <PIN_PA21__SDMMC1_DAT3>;
                                                        bias-pull-up;
-                                                       u-boot,dm-pre-reloc;
+                                                       bootph-all;
                                                };
 
                                                ck_cd {
                                                        pinmux = <PIN_PA22__SDMMC1_CK>,
                                                                 <PIN_PA30__SDMMC1_CD>;
                                                        bias-disable;
-                                                       u-boot,dm-pre-reloc;
+                                                       bootph-all;
                                                };
                                        };
 
                                                pinmux = <PIN_PD2__URXD1>,
                                                         <PIN_PD3__UTXD1>;
                                                bias-disable;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pinctrl_usb_default: usb_default {
index 41cf906..8254392 100644 (file)
@@ -9,42 +9,42 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &hlcdc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi1_flash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sfr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_sdmmc0_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart0_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_qspi1_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index b45de97..cd8976f 100644 (file)
@@ -9,39 +9,39 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &pinctrl_mikrobus1_uart {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_qspi1_sck_cs_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_qspi1_dat_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_sdmmc0_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        flash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdmmc0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 { /* mikrobus1 uart */
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
index 36d52c2..b62b8a7 100644 (file)
@@ -52,7 +52,7 @@
        compatible = "atmel,sama5d2-ptc_ek", "atmel,sama5d2", "atmel,sama5";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart0;
        };
 
@@ -96,7 +96,7 @@
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc0_default>;
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                sdmmc1: sdio-host@b0000000 {
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc1_default>;
                        status = "disabled"; /* conflicts with nand and qspi0*/
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                apb {
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_uart0_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        i2c1: i2c@fc028000 {
                                                         <PIN_PA8__SDMMC0_DAT6>,
                                                         <PIN_PA9__SDMMC0_DAT7>;
                                                bias-pull-up;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        ck_cd {
                                                         <PIN_PA11__SDMMC0_VDDSEL>,
                                                         <PIN_PA13__SDMMC0_CD>;
                                                bias-disable;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
 
                                                         <PIN_PA20__SDMMC1_DAT2>,
                                                         <PIN_PA21__SDMMC1_DAT3>;
                                                bias-pull-up;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        ck_cd {
                                                pinmux = <PIN_PA22__SDMMC1_CK>,
                                                         <PIN_PA30__SDMMC1_CD>;
                                                bias-disable;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
 
                                        pinmux = <PIN_PB26__URXD0>,
                                                 <PIN_PB27__UTXD0>;
                                        bias-disable;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_usb_default: usb_default {
index 78a3a85..4d28af6 100644 (file)
@@ -8,7 +8,7 @@
        compatible = "atmel,sama5d2-xplained", "atmel,sama5d2", "atmel,sama5";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart1;
        };
 
@@ -46,7 +46,7 @@
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc0_default>;
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                sdmmc1: sdio-host@b0000000 {
@@ -54,7 +54,7 @@
                        pinctrl-names = "default";
                        pinctrl-0 = <&pinctrl_sdmmc1_default>;
                        status = "okay"; /* conflict with qspi0 */
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                apb {
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_lcd_base &pinctrl_lcd_pwm &pinctrl_lcd_rgb666>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                display-timings {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        480x272 {
                                                clock-frequency = <9000000>;
                                                hactive = <480>;
@@ -78,7 +78,7 @@
                                                vfront-porch = <2>;
                                                vback-porch = <2>;
                                                vsync-len = <11>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
@@ -87,7 +87,7 @@
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_qspi0_sck_cs_default &pinctrl_qspi0_dat_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                flash@0 {
                                        compatible = "jedec,spi-nor";
@@ -95,7 +95,7 @@
                                        spi-max-frequency = <83000000>;
                                        spi-rx-bus-width = <4>;
                                        spi-tx-bus-width = <4>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
 
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_spi0_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                spi_flash@0 {
                                        compatible = "jedec,spi-nor";
                                        reg = <0>;
                                        spi-max-frequency = <50000000>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
 
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_uart1_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        i2c1: i2c@fc028000 {
                                        pinmux = <PIN_PA22__QSPI0_SCK>,
                                                 <PIN_PA23__QSPI0_CS>;
                                        bias-disable;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_qspi0_dat_default: qspi0_dat_default {
                                                 <PIN_PA26__QSPI0_IO2>,
                                                 <PIN_PA27__QSPI0_IO3>;
                                        bias-pull-up;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_sdmmc0_default: sdmmc0_default {
                                                         <PIN_PA8__SDMMC0_DAT6>,
                                                         <PIN_PA9__SDMMC0_DAT7>;
                                                bias-pull-up;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        ck_cd_default {
                                                         <PIN_PA11__SDMMC0_VDDSEL>,
                                                         <PIN_PA13__SDMMC0_CD>;
                                                bias-disable;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
 
                                                         <PIN_PA20__SDMMC1_DAT2>,
                                                         <PIN_PA21__SDMMC1_DAT3>;
                                                bias-pull-up;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        ck_cd {
                                                pinmux = <PIN_PA22__SDMMC1_CK>,
                                                         <PIN_PA30__SDMMC1_CD>;
                                                bias-disable;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
 
                                                 <PIN_PA15__SPI0_MOSI>,
                                                 <PIN_PA16__SPI0_MISO>;
                                        bias-disable;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_uart1_default: uart1_default {
                                        pinmux = <PIN_PD2__URXD1>,
                                                 <PIN_PD3__UTXD1>;
                                        bias-disable;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_usb_default: usb_default {
index fc50800..d291deb 100644 (file)
@@ -14,7 +14,7 @@
        compatible = "atmel,sama5d3-xplained", "atmel,sama5d3", "atmel,sama5";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
@@ -51,7 +51,7 @@
        ahb {
                apb {
                        mmc0: mmc@f0000000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_dat4_7 &pinctrl_mmc0_cd>;
                                vmmc-supply = <&vcc_mmc0_reg>;
                                vqmmc-supply = <&vcc_3v3_reg>;
@@ -64,7 +64,7 @@
                        };
 
                        mmc1: mmc@f8000000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                vmmc-supply = <&vcc_3v3_reg>;
                                vqmmc-supply = <&vcc_3v3_reg>;
                                status = "disabled";
                        };
 
                        dbgu: serial@ffffee00 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
                        pinctrl@fffff200 {
                                board {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_i2c0_pu: i2c0_pu {
                                                atmel,pins =
                                                        <AT91_PIOA 30 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>,
                                        };
 
                                        pinctrl_mmc0_cd: mmc0_cd {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 0 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>;
                                        };
 
                                        pinctrl_mmc1_cd: mmc1_cd {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 1 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>;
                                        };
index 7495925..95f2091 100644 (file)
@@ -54,7 +54,7 @@
        };
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &usart3;
        };
 
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_lcd_base &pinctrl_lcd_pwm &pinctrl_lcd_rgb888>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                display-timings {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        480x272 {
                                                clock-frequency = <9000000>;
                                                hactive = <480>;
                                                vfront-porch = <2>;
                                                vback-porch = <2>;
                                                vsync-len = <11>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
 
                        spi0: spi@f8010000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                cs-gpios = <&pioC 3 0>, <0>, <0>, <0>;
                                status = "okay";
                                spi_flash@0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        compatible = "jedec,spi-nor";
                                        spi-max-frequency = <50000000>;
                                        reg = <0>;
                        };
 
                        mmc1: mmc@fc000000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3 &pinctrl_mmc1_cd>;
                                vmmc-supply = <&vcc_mmc1_reg>;
                        };
 
                        usart3: serial@fc00c000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
 
                        pinctrl@fc06a000 {
                                board {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_mmc1_cd: mmc1_cd {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 3 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>;
                                        };
index c1d6578..687a1d0 100644 (file)
@@ -54,7 +54,7 @@
        };
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &usart3;
        };
 
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_lcd_base &pinctrl_lcd_pwm &pinctrl_lcd_rgb666>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                display-timings {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        800x480 {
                                                clock-frequency = <33260000>;
                                                hactive = <800>;
@@ -96,7 +96,7 @@
                                                vfront-porch = <23>;
                                                vback-porch = <22>;
                                                vsync-len = <5>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
                        };
 
                        spi0: spi@f8010000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                cs-gpios = <&pioC 3 0>, <0>, <0>, <0>;
                                status = "okay";
                                spi_flash@0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        compatible = "jedec,spi-nor";
                                        spi-max-frequency = <50000000>;
                                        reg = <0>;
                        };
 
                        mmc1: mmc@fc000000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3 &pinctrl_mmc1_cd>;
                                status = "okay";
                        };
 
                        usart3: serial@fc00c000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
 
                        pinctrl@fc06a000 {
                                board {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_macb0_phy_irq: macb0_phy_irq {
                                                atmel,pins =
                                                        <AT91_PIOE 1 AT91_PERIPH_GPIO AT91_PINCTRL_NONE>;
                                                        <AT91_PIOE 5 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>;
                                        };
                                        pinctrl_mmc1_cd: mmc1_cd {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 6 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>;
                                        };
index a54cfac..8b2e990 100644 (file)
@@ -16,7 +16,7 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        utmi {
@@ -68,7 +68,7 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                usb2: usb@400000 {
                        compatible = "microchip,sama7g5-ohci", "usb-ohci";
 };
 
 &main_rc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_xtal {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pioA {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_flx3_default {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pioA {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pinctrl_usb_default: usb_default {
                pinmux = <PIN_PC6__GPIO>;
 };
 
 &pit64b0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &slow_rc_osc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &slow_xtal {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb2 {
index a22de2d..1f21762 100644 (file)
@@ -18,7 +18,7 @@
        compatible = "atmel,at91sam9260", "atmel,at91sam9";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
@@ -49,7 +49,7 @@
                        };
 
                        dbgu: serial@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 800d96e..4ea4202 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        aic: interrupt-controller@fffff000 {
                                #interrupt-cells = <3>;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_osc: main_osc {
                                        compatible = "atmel,at91rm9200-clk-main-osc";
                                        clocks = <&clk32k>, <&main>, <&plla>, <&pllb>;
                                        atmel,clk-output-range = <0 105000000>;
                                        atmel,clk-divisors = <1 2 4 0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        pioA_clk: pioA_clk@2 {
                                                #clock-cells = <0>;
                                                reg = <2>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioB_clk: pioB_clk@3 {
                                                #clock-cells = <0>;
                                                reg = <3>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioC_clk: pioC_clk@4 {
                                                #clock-cells = <0>;
                                                reg = <4>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        adc_clk: adc_clk@5 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioA_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioB: gpio@fffff600 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioC: gpio@fffff800 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioC_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pinctrl: pinctrl@fffff400 {
                                       0xffffffff 0x7fff3ccf  /* pioB */
                                       0xffffffff 0x007fffff  /* pioC */
                                      >;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                /* shared pinctrl settings */
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
                                                atmel,pins =
                                                        <AT91_PIOB 14 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PB14 periph A */
index 47606cb..d1de5e0 100644 (file)
@@ -50,7 +50,7 @@
        compatible = "atmel,at91sam9260ek", "atmel,at91sam9260", "atmel,at91sam9";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
                        };
 
                        dbgu: serial@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index b6357d3..804340e 100644 (file)
@@ -68,7 +68,7 @@
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                usb0: ohci@00500000 {
                        compatible = "atmel,at91rm9200-ohci", "usb-ohci";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        tcb0: timer@fffa0000 {
                                compatible = "atmel,at91rm9200-tcb";
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioA_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioB: gpio@fffff600 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioC: gpio@fffff800 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioC_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pinctrl@fffff400 {
                                      <0xffffffff 0xfffffff7>,  /* pioA */
                                      <0xffffffff 0xfffffff4>,  /* pioB */
                                      <0xffffffff 0xffffff07>;  /* pioC */
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                /* shared pinctrl settings */
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
                                                atmel,pins =
                                                        <AT91_PIOA 9  AT91_PERIPH_A AT91_PINCTRL_NONE>,
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_osc: main_osc {
                                        compatible = "atmel,at91rm9200-clk-main-osc";
                                        clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
                                        atmel,clk-output-range = <0 94000000>;
                                        atmel,clk-divisors = <1 2 4 0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        pioA_clk: pioA_clk@2 {
                                                #clock-cells = <0>;
                                                reg = <2>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioB_clk: pioB_clk@3 {
                                                #clock-cells = <0>;
                                                reg = <3>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioC_clk: pioC_clk@4 {
                                                #clock-cells = <0>;
                                                reg = <4>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        usart0_clk: usart0_clk@6 {
index 61b0562..98cdd8e 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        aic: interrupt-controller@fffff000 {
                                #interrupt-cells = <3>;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_osc: main_osc {
                                        compatible = "atmel,at91rm9200-clk-main-osc";
                                        clocks = <&slow_xtal>, <&main>, <&plla>, <&pllb>;
                                        atmel,clk-output-range = <0 120000000>;
                                        atmel,clk-divisors = <1 2 4 0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        pioA_clk: pioA_clk@2 {
                                                #clock-cells = <0>;
                                                reg = <2>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioB_clk: pioB_clk@3 {
                                                #clock-cells = <0>;
                                                reg = <3>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioCDE_clk: pioCDE_clk@4 {
                                                #clock-cells = <0>;
                                                reg = <4>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        usart0_clk: usart0_clk@7 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioA_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioB: gpio@fffff400 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioC: gpio@fffff600 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioCDE_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioD: gpio@fffff800 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioCDE_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioE: gpio@fffffa00 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioCDE_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        dbgu: serial@ffffee00 {
index 35799b8..fce8d77 100644 (file)
@@ -15,7 +15,7 @@
        chosen {
                bootargs = "mem=64M root=/dev/mtdblock5 rw rootfstype=ubifs";
                stdout-path = "serial0:115200n8";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        memory {
@@ -35,7 +35,7 @@
        ahb {
                apb {
                        dbgu: serial@ffffee00 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 9fae925..33f93fb 100644 (file)
@@ -18,7 +18,7 @@
        ahb {
                apb {
                        hlcdc: hlcdc@f8038000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
                };
index ca98273..c30ad88 100644 (file)
@@ -18,7 +18,7 @@
        compatible = "atmel,at91sam9g20", "atmel,at91sam9";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
@@ -58,7 +58,7 @@
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        board {
                pinctrl_pck0_as_mck: pck0_as_mck {
                        atmel,pins =
 };
 
 &watchdog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        timeout-sec = <15>;
        status = "okay";
 };
index 7195454..249c88d 100644 (file)
@@ -9,7 +9,7 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
@@ -47,7 +47,7 @@
                        };
 
                        dbgu: serial@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 732dee6..ebb78c5 100644 (file)
@@ -1,5 +1,5 @@
 // SPDX-License-Identifier: GPL-2.0+
 
 &dbgu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 0cc084e..a62ae91 100644 (file)
@@ -23,7 +23,7 @@
                        };
 
                        hlcdc: hlcdc@f8038000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
                };
index 172d185..67be80b 100644 (file)
@@ -17,7 +17,7 @@
        compatible = "atmel,at91sam9m10g45ek", "atmel,at91sam9g45", "atmel,at91sam9";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
@@ -38,7 +38,7 @@
        ahb {
                apb {
                        dbgu: serial@ffffee00 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 2bc55f0..cf0c19c 100644 (file)
        };
 
        ahb {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                fb@0x00500000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        status = "okay";
                        display-timings {
                                rev1 {
index c9b2e46..d0bcd79 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        aic: interrupt-controller@fffff000 {
                                #interrupt-cells = <3>;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_osc: main_osc {
                                        compatible = "atmel,at91rm9200-clk-main-osc";
                                        clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
                                        atmel,clk-output-range = <0 133333333>;
                                        atmel,clk-divisors = <1 2 4 3>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                       0xfffff800 0x200
                                       0xfffffa00 0x200
                                      >;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                atmel,mux-mask = <
                                      /*    A         B     */
                                };
 
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
                                                atmel,pins =
                                                        <AT91_PIOB 12 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
index 52a76fe..bf38e1a 100644 (file)
@@ -17,7 +17,7 @@
        chosen {
                bootargs = "mem=64M root=/dev/mtdblock1 rw rootfstype=jffs2";
                stdout-path = "serial0:115200n8";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        memory {
@@ -38,7 +38,7 @@
                apb {
                        dbgu: serial@ffffee00 {
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        usart1: serial@fff90000 {
index 024be13..cb3a037 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        aic: interrupt-controller@fffff000 {
                                #interrupt-cells = <3>;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_rc_osc: main_rc_osc {
                                        compatible = "atmel,at91sam9x5-clk-main-rc-osc";
                                        atmel,clk-output-range = <0 133333333>;
                                        atmel,clk-divisors = <1 2 4 3>;
                                        atmel,master-clk-have-div3-pres;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        pioAB_clk: pioAB_clk@2 {
                                                #clock-cells = <0>;
                                                reg = <2>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioCD_clk: pioCD_clk@3 {
                                                #clock-cells = <0>;
                                                reg = <3>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        fuse_clk: fuse_clk@4 {
                                       0xfdffffff 0x07c00000 0xb83fffff  /* pioC */
                                       0x003fffff 0x003f8000 0x00000000  /* pioD */
                                      >;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                /* shared pinctrl settings */
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
                                                atmel,pins =
                                                        <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioAB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioB: gpio@fffff600 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioAB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioC: gpio@fffff800 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioCD_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioD: gpio@fffffa00 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioCD_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        dbgu: serial@fffff200 {
index 64a7abf..67578b5 100644 (file)
@@ -16,7 +16,7 @@
        chosen {
                bootargs = "root=/dev/mtdblock1 rw rootfstype=jffs2";
                stdout-path = "serial0:115200n8";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        memory {
@@ -36,7 +36,7 @@
        ahb {
                apb {
                        dbgu: serial@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 6d6aee5..b855c8f 100644 (file)
@@ -78,7 +78,7 @@
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                fb0: fb@00500000 {
                        compatible = "atmel,at91sam9rl-lcdc";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        tcb0: timer@fffa0000 {
                                compatible = "atmel,at91rm9200-tcb";
                                        <0xffffffff 0x0000c780>,  /* pioB */
                                        <0xffffffff 0xe3ffff0e>,  /* pioC */
                                        <0x003fffff 0x0001ff3c>;  /* pioD */
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                /* shared pinctrl settings */
                                adc0 {
                                };
 
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
                                                atmel,pins =
                                                        <AT91_PIOA 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>,
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioA_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioB: gpio@fffff600 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioC: gpio@fffff800 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioC_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioD: gpio@fffffa00 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioD_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pmc: pmc@fffffc00 {
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main: mainck {
                                        compatible = "atmel,at91rm9200-clk-main";
                                        clocks = <&clk32k>, <&main>, <&plla>, <&utmi>;
                                        atmel,clk-output-range = <0 94000000>;
                                        atmel,clk-divisors = <1 2 4 0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                prog: progck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        pioA_clk: pioA_clk@2 {
                                                #clock-cells = <0>;
                                                reg = <2>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioB_clk: pioB_clk@3 {
                                                #clock-cells = <0>;
                                                reg = <3>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioC_clk: pioC_clk@4 {
                                                #clock-cells = <0>;
                                                reg = <4>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        pioD_clk: pioD_clk@5 {
                                                #clock-cells = <0>;
                                                reg = <5>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        usart0_clk: usart0_clk@6 {
index ae42697..c94cc68 100644 (file)
@@ -15,7 +15,7 @@
        chosen {
                bootargs = "rootfstype=ubifs root=ubi0:rootfs ubi.mtd=5 rw";
                stdout-path = "serial0:115200n8";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        memory {
                        };
 
                        dbgu: serial@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 3ca70c0..498c4da 100644 (file)
@@ -22,7 +22,7 @@
                                status = "okay";
                        };
                        hlcdc: hlcdc@f8038000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
                };
index bd4abe0..5fca9b1 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        aic: interrupt-controller@fffff000 {
                                #interrupt-cells = <3>;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_rc_osc: main_rc_osc {
                                        compatible = "atmel,at91sam9x5-clk-main-rc-osc";
                                        atmel,clk-output-range = <0 133333333>;
                                        atmel,clk-divisors = <1 2 4 3>;
                                        atmel,master-clk-have-div3-pres;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                };
 
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
 
                                        pioAB_clk: pioAB_clk@2 {
                                       0xfffff800 0x200         /* pioC */
                                       0xfffffa00 0x200         /* pioD */
                                       >;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
 
                                /* shared pinctrl settings */
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
                                                atmel,pins =
                                                        <AT91_PIOA 9 AT91_PERIPH_A AT91_PINCTRL_PULL_UP
index a620366..84ec9bc 100644 (file)
@@ -31,7 +31,7 @@
                                pinctrl-0 = <&pinctrl_lcd_base &pinctrl_lcd_pwm &pinctrl_lcd_rgb888>;
 
                                display-timings {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        800x480 {
                                                clock-frequency = <24000000>;
                                                hactive = <800>;
@@ -42,7 +42,7 @@
                                                vfront-porch = <22>;
                                                vback-porch = <21>;
                                                vsync-len = <2>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
index 1f7f37b..9d4e853 100644 (file)
@@ -15,7 +15,7 @@
        chosen {
                bootargs = "root=/dev/mtdblock1 rw rootfstype=ubifs ubi.mtd=1 root=ubi0:rootfs";
                stdout-path = "serial0:115200n8";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        ahb {
@@ -47,7 +47,7 @@
                        };
 
                        dbgu: serial@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                status = "okay";
                        };
 
index 22c67c4..8c17c6f 100644 (file)
 
 &uart0 {
        skip-init;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
        skip-init;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0_gpio14 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1_gpio14 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8b179ba..4bed1f9 100644 (file)
@@ -74,7 +74,7 @@
        };
 
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                periph_clk: periph-clk {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                #address-cells = <1>;
                #size-cells = <1>;
                ranges = <0x0 0x0 0xff800000 0x800000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                uart0: serial@12000 {
                        compatible = "arm,pl011", "arm,primecell";
index 05e0a4e..10c003a 100644 (file)
@@ -65,7 +65,7 @@
        };
 
        clocks: clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_clk: periph-clk {
                        compatible = "fixed-clock";
                #address-cells = <1>;
                #size-cells = <1>;
                ranges = <0 0xff800000 0x800000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                uart0: serial@12000 {
                        compatible = "arm,pl011", "arm,primecell";
index 99185ab..38c88f8 100644 (file)
@@ -55,7 +55,7 @@
        };
 
        clocks: clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_clk:periph-clk {
                        compatible = "fixed-clock";
                #address-cells = <1>;
                #size-cells = <1>;
                ranges = <0x0 0x0 0xff800000 0x800000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                uart0: serial@640 {
                        compatible = "brcm,bcm6345-uart";
index 19c4dd6..dc95047 100644 (file)
@@ -74,7 +74,7 @@
        };
 
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_clk: periph_clk {
                        compatible = "fixed-clock";
                #address-cells = <1>;
                #size-cells = <1>;
                ranges = <0x0 0x0 0xff800000 0x800000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                uart0: serial@640 {
                        compatible = "brcm,bcm6345-uart";
index f74137f..ebc8c8e 100644 (file)
@@ -28,7 +28,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 6f1090a..1335f48 100644 (file)
@@ -26,7 +26,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 6d787bd..9aa4587 100644 (file)
@@ -26,7 +26,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 408862b..6c47396 100644 (file)
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        disable-wp;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 8c1e379..cbc9213 100644 (file)
@@ -40,7 +40,7 @@
        };
 
        uart0: serial@0xf4329148  {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "cortina,ca-uart";
                reg = <0x0 0xf4329148 0x30>;
                status = "okay";
index d588628..3091304 100644 (file)
@@ -8,7 +8,7 @@
 
 / {
        soc@1c00000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        nand {
@@ -16,7 +16,7 @@
        };
 
        panel {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 };
 
 &mmc0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serial2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &spi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d50775c..bbaebcb 100644 (file)
@@ -13,7 +13,7 @@
        };
 
        soc@1c00000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        nand {
 };
 
 &mmc0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serial2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index de0bb9b..f939df2 100644 (file)
@@ -7,6 +7,6 @@
 
 / {
        ocp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index 5622512..f1ff5f6 100644 (file)
 };
 
 &mmc2_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_ddr_rev20 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs200 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_iodelay_hs200_rev20_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &omap_dwc3_1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        dr_mode = "peripheral";
 };
 
 &usb2_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb3_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index ec6040f..90fc4cb 100644 (file)
@@ -9,7 +9,7 @@
        };
 
        fs_loader0: fs_loader@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "u-boot,fs-loader";
                phandlepart = <&mmc1 1>;
        };
                #address-cells = <2>;
                #size-cells = <2>;
                ranges;
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ipu2_memory_region: ipu2-memory@95800000 {
                        compatible = "shared-dma-pool";
                        reg = <0x0 0x95800000 0x0 0x3800000>;
                        reusable;
                        status = "okay";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                ipu1_memory_region: ipu1-memory@9d000000 {
                        reg = <0x0 0x9d000000 0x0 0x2000000>;
                        reusable;
                        status = "okay";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                ipu1_pgtbl: ipu1-pgtbl@95700000 {
                        reg = <0x0 0x95700000 0x0 0x40000>;
                        no-map;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                ipu2_pgtbl: ipu2-pgtbl@95740000 {
                        reg = <0x0 0x95740000 0x0 0x40000>;
                        no-map;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &timer3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &timer4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &timer7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &timer8 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &timer9 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &timer11 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmu_ipu1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmu_ipu2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ipu1 {
        status = "okay";
        memory-region = <&ipu1_memory_region>;
        pg-tbl = <&ipu1_pgtbl>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ipu2 {
        status = "okay";
        memory-region = <&ipu2_memory_region>;
        pg-tbl = <&ipu2_pgtbl>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &l4_wkup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &prm {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ipu1_rst {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ipu2_rst {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 40443da..f13eadf 100644 (file)
 };
 
 &mmc2_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_ddr_rev20 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_iodelay_ddr_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs200 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_iodelay_hs200_rev20_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &omap_dwc3_1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        dr_mode = "peripheral";
 };
 
 &usb2_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb3_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 40443da..f13eadf 100644 (file)
 };
 
 &mmc2_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_ddr_rev20 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_iodelay_ddr_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs200 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_iodelay_hs200_rev20_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &omap_dwc3_1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        dr_mode = "peripheral";
 };
 
 &usb2_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb3_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 6c868f7..91a3b6b 100644 (file)
@@ -6,18 +6,18 @@
 #include "omap5-u-boot.dtsi"
 
 &omap_dwc3_1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        dr_mode = "peripheral";
 };
 
 &usb2_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb3_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 5fae6ba..db5a466 100644 (file)
 };
 
 &mmc2_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_pins_hs200 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2_iodelay_hs200_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &omap_dwc3_1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        dr_mode = "peripheral";
 };
 
 &usb2_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb3_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index e4fecaa..3b0bd0e 100644 (file)
@@ -8,26 +8,26 @@
 / {
 
        smem {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pinctrl@1000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        uart {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
 
                qcom,gcc@1800000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                serial@78b0000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 2270ac7..457728a 100644 (file)
@@ -7,26 +7,26 @@
 
 / {
        smem {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pinctrl@1010000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        uart {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
 
                clock-controller@300000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                serial@75b0000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 8b5a7ee..7106db8 100644 (file)
@@ -9,18 +9,18 @@
 /
 {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                serial@a84000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                clock-controller@100000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                pinctrl_north@3900000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index cdc965d..1425176 100644 (file)
        };
 
        fimd@14400000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "samsung,exynos-fimd";
                reg = <0x14400000 0x10000>;
                #address-cells = <1>;
                compatible = "samsung,exynos4210-uart";
                reg = <0x12C30000 0x100>;
                interrupts = <0 54 0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                id = <3>;
        };
 };
index 256df6d..9d055d0 100644 (file)
@@ -31,7 +31,7 @@
        };
 
        adc@12D10000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                vdd-supply = <&ldo4_reg>;
                status = "okay";
        };
index b8bf373..373f48c 100644 (file)
        fin_pll: xxti {
                compatible = "fixed-clock";
                clock-output-names = "fin_pll";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <0>;
        };
 
        clock_topc: clock-controller@10570000 {
                compatible = "samsung,exynos7-clock-topc";
                reg = <0x10570000 0x10000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <1>;
                clocks = <&fin_pll>;
                clock-names = "fin_pll";
@@ -31,7 +31,7 @@
        clock_top0: clock-controller@105d0000 {
                compatible = "samsung,exynos7-clock-top0";
                reg = <0x105d0000 0xb000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <1>;
                clocks = <&fin_pll>, <&clock_topc DOUT_SCLK_BUS0_PLL>,
                         <&clock_topc DOUT_SCLK_BUS1_PLL>,
@@ -45,7 +45,7 @@
        clock_peric1: clock-controller@14c80000 {
                compatible = "samsung,exynos7-clock-peric1";
                reg = <0x14c80000 0xd00>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <1>;
                clocks = <&fin_pll>, <&clock_top0 DOUT_ACLK_PERIC1>,
                         <&clock_top0 CLK_SCLK_UART1>,
        pinctrl@13470000 {
                compatible = "samsung,exynos7420-pinctrl";
                reg = <0x13470000 0x1000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                serial2_bus: serial2-bus {
                        samsung,pins = "gpd1-4", "gpd1-5";
                        samsung,pin-function = <2>;
                        samsung,pin-pud = <3>;
                        samsung,pin-drv = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        serial@14C30000 {
                compatible = "samsung,exynos4210-uart";
                reg = <0x14C30000 0x100>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                clocks = <&clock_peric1 PCLK_UART2>,
                         <&clock_peric1 SCLK_UART2>;
                clock-names = "uart", "clk_uart_baud0";
index fb9c9cb..11d8396 100644 (file)
@@ -15,7 +15,7 @@
        fin_pll: xxti {
                compatible = "fixed-clock";
                clock-output-names = "fin_pll";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <0>;
        };
 
                compatible = "fixed-clock";
                clock-output-names = "fin_uart";
                clock-frequency = <132710400>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <0>;
        };
 
        uart2: serial@13820000 {
                compatible = "samsung,exynos4210-uart";
                reg = <0x13820000 0x100>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                clocks = <&fin_uart>, <&fin_uart>; // driver uses 1st clock
                clock-names = "uart", "clk_uart_baud0";
                pinctrl-names = "default";
index 956d724..f2d6b18 100644 (file)
  */
 
 &mu {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &clk {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &iomuxc {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio4 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio5 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio6 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio7 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_dma {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_dma_lpuart1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn_sdch0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn_sdch1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn_sdch2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio4 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio5 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio6 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio7 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &lpuart0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &lpuart1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &lpuart2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &lpuart3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
index eefdccf..6e5379e 100644 (file)
 
 &{/imx8qm-pm} {
 
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma_lpuart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam_jr3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3ca53bb..79f08ec 100644 (file)
 
 &{/imx8qx-pm} {
 
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 91e2944..de014c8 100644 (file)
 
 &{/imx8qx-pm} {
 
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &mu {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &clk {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &iomuxc {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio4 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio5 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio6 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_lsio_gpio7 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_dma {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_dma_lpuart0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_dma_lpuart3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn_sdch0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn_sdch1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pd_conn_sdch2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio0 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio4 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio5 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio6 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &gpio7 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &lpuart3 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
index 17f44e1..591eb66 100644 (file)
 
 &{/imx8qx-pm} {
 
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma_lpuart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_caam_jr3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 4f35fbe..6a987f0 100644 (file)
 };
 
 &A35_0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lpuart0 {
index 08e7231..83750ab 100644 (file)
 #endif
 
 &fspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        flash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &dspi2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &esdhc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &esdhc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lpuart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &duart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /*
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sysclk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 21c5007..85dc745 100644 (file)
@@ -24,7 +24,7 @@
 
 &i2c0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        fpga@66 {
                #address-cells = <1>;
index 5cdd598..ad05943 100644 (file)
 
 &i2c0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        i2c-mux@77 {
                compatible = "nxp,pca9547";
index 9e68c14..a609290 100644 (file)
 
 &i2c0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pca9547@75 {
                compatible = "nxp,pca9547";
index 69e11cc..6635c52 100644 (file)
 
 &i2c0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        fpga@66 {
                #address-cells = <1>;
index 8ca4afa..3994097 100644 (file)
 
 &i2c0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c4 {
index 648c77f..b7ea672 100644 (file)
@@ -6,5 +6,5 @@
  */
 
 &dwmmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 3113983..fcfcb37 100644 (file)
@@ -6,9 +6,9 @@
  */
 
 &mmc0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 7a2b488..63a1a11 100644 (file)
@@ -8,10 +8,10 @@
 / {
 
        axi {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                ahb@c0000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        spi0: spi@200 {
                                compatible = "hpe,gxp-spi";
index 8b5d7e1..f648815 100644 (file)
 #include "imx28-u-boot.dtsi"
 / {
        apb@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                apbh@80000000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                apbx@80040000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ssp0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ssp3 {
        num-cs = <2>;
        spi-max-frequency = <40000000>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 869adb9..62453db 100644 (file)
@@ -5,10 +5,10 @@
 
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                bus@50000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio6 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio7 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index b293e27..f06cd8a 100644 (file)
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index f515e4c..575bfac 100644 (file)
        };
 
        vbus1_regulator: regulator@1 {
-               u-boot,dm-preloc;
+               bootph-all;
                compatible = "regulator-fixed";
                regulator-name = "vbus1_regulator";
                regulator-min-microvolt = <5000000>;
 };
 
 &uart1 {
-       u-boot,dm-spl;
-       u-boot,dm-preloc;
+       bootph-pre-ram;
+       bootph-all;
        status = "okay";
 };
 
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 };
 
 &ecspi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        cs-gpios = <&gpio3 19 GPIO_ACTIVE_LOW>, <&gpio3 19 GPIO_ACTIVE_LOW>;
        status = "okay";
        spi-max-frequency = <25000000>;
 
        m25p32@1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                #address-cells = <1>;
                #size-cells = <1>;
                compatible = "st,m25p", "jedec,spi-nor";
index c4e8d0f..31f3a48 100644 (file)
@@ -16,5 +16,5 @@
 
 &wdog1 {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 06dd725..7fbeb25 100644 (file)
@@ -6,5 +6,5 @@
 #include "imx6qdl-icore-u-boot.dtsi"
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3af57ff..c37aa12 100644 (file)
@@ -6,9 +6,9 @@
 #include "imx6qdl-u-boot.dtsi"
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index df80956..3d19796 100644 (file)
@@ -21,5 +21,5 @@
 
 &wdog1 {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 37c182d..c6cb9a5 100644 (file)
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                bus@2000000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
 
                        spba-bus@2000000 {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
 
                bus@2100000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index ced4dac..dbe0ef7 100644 (file)
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                bus@2100000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -45,5 +45,5 @@
 };
 
 &uart5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 06dd725..7fbeb25 100644 (file)
@@ -6,5 +6,5 @@
 #include "imx6qdl-icore-u-boot.dtsi"
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index e6b71b2..83d406a 100644 (file)
@@ -10,9 +10,9 @@
 
 / {
        clocks {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                osc {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 
 };
 
 &clks {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index ee44ed9..2b28d36 100644 (file)
@@ -6,25 +6,25 @@
 #include "imx6qdl-u-boot.dtsi"
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 5a64f86..08b4ee0 100644 (file)
@@ -6,39 +6,39 @@
 #include "imx6qdl-u-boot.dtsi"
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ecspi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_ecspi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &m25p80 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpmi {
index d48719e..1d9eaff 100644 (file)
@@ -1,17 +1,17 @@
 // SPDX-License-Identifier: GPL-2.0+
 
 &{/soc/bus@2000000} { /* AIPS1 */
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &{/soc} {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 3063f01..3146dbb 100644 (file)
@@ -5,7 +5,7 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart2;
        };
 
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_gpio {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &backlight {
@@ -41,7 +41,7 @@
  * because "pinctrl-assert-gpios" from &ecspi1 isn't handled by u-boot
  */
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        wp_spi_nor {
                gpio-hog;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ecspi4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_ecspi4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 88826a2..33c3467 100644 (file)
@@ -5,7 +5,7 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart2;
        };
 
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_gpio {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &backlight {
@@ -45,7 +45,7 @@
  * because "pinctrl-assert-gpios" from &ecspi1 isn't handled by u-boot
  */
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        wp_spi_nor {
                gpio-hog;
 };
 
 &gpio4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ecspi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_ecspi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8c2ed70..04ed0c1 100644 (file)
@@ -5,7 +5,7 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &uart1;
        };
 
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_gpio {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &backlight {
@@ -45,7 +45,7 @@
  * because "pinctrl-assert-gpios" from &ecspi1 isn't handled by u-boot
  */
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        wp_spi_nor {
                gpio-hog;
 };
 
 &gpio4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ecspi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_ecspi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index e1cb9b3..23a0577 100644 (file)
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_microsom_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio6 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usdhc1 {
@@ -52,9 +52,9 @@
 };
 
 &usdhc2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usdhc3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 158cadc..4476d3c 100644 (file)
@@ -6,17 +6,17 @@
 #include "imx6qdl-u-boot.dtsi"
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 12e46e3..e02cd58 100644 (file)
@@ -6,29 +6,29 @@
 #include "imx6qdl-u-boot.dtsi"
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index ea90f40..cdc7214 100644 (file)
@@ -13,9 +13,9 @@
 
 &usdhc3 {
        no-1-8-v;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index cbb856f..5c4101b 100644 (file)
@@ -12,9 +12,9 @@
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index f74af6c..cab9b6c 100644 (file)
        };
 
        soc {
-               u-boot,dm-spl;
-               u-boot,dm-pre-reloc;
+               bootph-pre-ram;
+               bootph-all;
 
                bus@2000000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        spba-bus@2000000 {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
 
                bus@2100000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ipu1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 14d0b58..0e60906 100644 (file)
@@ -4,5 +4,5 @@
  */
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 7812aa3..b619d98 100644 (file)
@@ -16,5 +16,5 @@
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 301838d..eaa2a45 100644 (file)
@@ -4,25 +4,25 @@
  */
 
 &{/aliases} {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        display0 = &lcdif;
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lcdif {
        display = <&display0>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        display0: display@0 {
                bits-per-pixel = <24>;
index 3141a07..014b6bd 100644 (file)
@@ -6,19 +6,19 @@
 #include "imx6ul-u-boot.dtsi"
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
        pinctrl_usdhc1: usdhc1grp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        pinctrl_usdhc1_100mhz: usdhc1grp100mhz {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        pinctrl_usdhc1_200mhz: usdhc1grp200mhz {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
index 6256b79..a177aca 100644 (file)
@@ -6,5 +6,5 @@
 #include "imx6ul-isiot-u-boot.dtsi"
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 7213e71..8f58886 100644 (file)
@@ -6,29 +6,29 @@
 #include "imx6ul-u-boot.dtsi"
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 4918de3..ebfb95d 100644 (file)
@@ -7,22 +7,22 @@
 
 / {
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3f351ef..aa88964 100644 (file)
 };
 
 &aips1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        spba-bus@02000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &lcdif {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index eb190cf..cad2261 100644 (file)
@@ -5,26 +5,26 @@
 
 / {
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &aips1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d283e81..a6c2cc8 100644 (file)
@@ -4,5 +4,5 @@
  */
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 0a73226..6823b42 100644 (file)
@@ -5,18 +5,18 @@
 
 / {
        aliases {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                usb0 = &usbotg1; /* required for ums */
                display0 = &lcdif;
        };
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart1_ctrl1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lcdif {
@@ -25,7 +25,7 @@
                     &pinctrl_lcdif_ctrl>;
        status = "okay";
        display = <&display0>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        display0: display0 {
                bits-per-pixel = <18>;
@@ -35,7 +35,7 @@
                display-timings {
                        native-mode = <&timing_vga>;
                        timing_vga: 640x480 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                clock-frequency = <25175000>;
                                hactive = <640>;
                                vactive = <480>;
index fab926f..d2a74dd 100644 (file)
@@ -47,7 +47,7 @@
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpmi {
        scl-gpios = <&gpio1 30 GPIO_ACTIVE_HIGH>;
        sda-gpios = <&gpio1 31 GPIO_ACTIVE_HIGH>;
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        eeprom_som: eeprom@50 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "atmel,24c04";
                reg = <0x50>;
                status = "okay";
        };
 
        pinctrl_i2c2: i2cgrp {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                fsl,pins = <
                        MX6UL_PAD_UART5_TX_DATA__I2C2_SCL       0x4001b8b0
                        MX6UL_PAD_UART5_RX_DATA__I2C2_SDA       0x4001b8b0
        };
 
        pinctrl_i2c2_gpio: i2c2grp_gpio {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                fsl,pins = <
                        MX6UL_PAD_UART5_TX_DATA__GPIO1_IO30     0x1b8b0
                        MX6UL_PAD_UART5_RX_DATA__GPIO1_IO31     0x1b8b0
index cd15d9b..05004a7 100644 (file)
@@ -5,20 +5,20 @@
  */
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpmi {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
index 054e1aa..ab7dc39 100644 (file)
@@ -5,20 +5,20 @@
  */
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpmi {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
index 74ca95f..0d76796 100644 (file)
@@ -5,30 +5,30 @@
 
 / {
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &aips1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d283e81..a6c2cc8 100644 (file)
@@ -4,5 +4,5 @@
  */
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 75dbf6e..7730bb6 100644 (file)
@@ -6,30 +6,30 @@
  */
 
 &{/soc} {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc_snvs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpmi {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
index c6970c5..676e119 100644 (file)
@@ -5,13 +5,13 @@
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 1bf3f4a..52aa875 100644 (file)
@@ -15,7 +15,7 @@
        pinctrl-0 = <&pinctrl_lcdif_dat
                     &pinctrl_lcdif_ctrl>;
        display = <&display0>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        display0: display0 {
                bits-per-pixel = <18>;
index 7307fba..67b41ae 100644 (file)
@@ -15,7 +15,7 @@
        pinctrl-0 = <&pinctrl_lcdif>;
        status = "okay";
        display = <&display0>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        display0: display {
                bits-per-pixel = <16>;
index bc4b574..49b992d 100644 (file)
 };
 
 &aips3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index b766c5e..f6d34e1 100644 (file)
@@ -4,34 +4,34 @@
  */
 
 &iomuxc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ahbbridge0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ahbbridge1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg1 {
        extcon = <&usbphy1>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio_ptc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 712cec4..60a3cec 100644 (file)
@@ -7,37 +7,37 @@
  */
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ahbbridge0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ahbbridge1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lpuart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lpuart5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lpuart6 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &lpuart7 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 00ac413..fd0061f 100644 (file)
@@ -9,12 +9,12 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &aips4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pca6416_0 {
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usbotg1 {
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbmisc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphynop1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 5cbc70f..484e318 100644 (file)
 
        wdt-reboot {
                compatible = "wdt-reboot";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                wdt = <&wdog1>;
        };
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman_fip {
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index a7044b6..1878c4e 100644 (file)
 
        wdt-reboot {
                compatible = "wdt-reboot";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                wdt = <&wdog1>;
        };
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fec1 {
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 184c30a..144c42b 100644 (file)
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &buck4_reg {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &buck5_reg {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_hog_sbc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        regulators {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg1 {
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d82428f..13688ec 100644 (file)
@@ -9,7 +9,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        firmware {
@@ -21,7 +21,7 @@
 };
 
 &aips4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
 };
 
 &pinctrl_reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbmisc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphynop1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
        fsl,signal-voltage-switch-extra-delay-ms = <8>;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fec1 {
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 8b67bcf..a009880 100644 (file)
@@ -7,25 +7,25 @@
 #include "imx8mm-icore-mx8mm-u-boot.dtsi"
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 8b67bcf..a009880 100644 (file)
@@ -7,25 +7,25 @@
 #include "imx8mm-icore-mx8mm-u-boot.dtsi"
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index e7d179d..bc4e434 100644 (file)
@@ -7,21 +7,21 @@
 #include "imx8mm-u-boot.dtsi"
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3_100mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3_200mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 5b8b472..65dfd33 100644 (file)
@@ -14,7 +14,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        firmware {
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &i2c2 {
 };
 
 &pinctrl_ecspi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1_100mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1_200mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pca9450 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ecspi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 7f5f8c3..a16ce54 100644 (file)
@@ -18,7 +18,7 @@
 };
 
 &aips4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c4 {
 };
 
 &reg_usb_otg1_vbus {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbmisc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphynop1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3bf45ef..3ced97c 100644 (file)
@@ -9,7 +9,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        firmware {
@@ -21,7 +21,7 @@
 };
 
 &aips4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
 };
 
 &pinctrl_reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbmisc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphynop1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
        assigned-clocks = <&clk IMX8MM_CLK_USDHC2>;
@@ -98,7 +98,7 @@
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
        /*
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 25dc8e1..7fd5a05 100644 (file)
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &aips1 {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman {
 };
 
 &clk {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
        /delete-property/ assigned-clocks;
        /delete-property/ assigned-clock-parents;
        /delete-property/ assigned-clock-rates;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &osc_24m {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &spba1 {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &spba2 {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
index e877580..6ab21fd 100644 (file)
 };
 
 &pinctrl_fec1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@69} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@69/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index dc99e7b..e68030e 100644 (file)
 };
 
 &pinctrl_fec1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d58a7d1..91b33a9 100644 (file)
 };
 
 &pinctrl_fec1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index ff9b12a..9590d09 100644 (file)
 };
 
 &pinctrl_fec1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index aa1153f..4171c6b 100644 (file)
 };
 
 &pinctrl_fec1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a30000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 6f786b9..8337c4a 100644 (file)
@@ -9,74 +9,74 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 809c39c..494229e 100644 (file)
@@ -15,7 +15,7 @@
 
        wdt-reboot {
                compatible = "wdt-reboot";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                wdt = <&wdog1>;
        };
 };
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman_uboot {
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        eeprom_module: eeprom@50 {
                compatible = "i2c-eeprom";
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3180d57..4be0098 100644 (file)
@@ -6,23 +6,23 @@
 #include "imx8mn-u-boot.dtsi"
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pca6416_0 {
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3967e0b..19b0d89 100644 (file)
@@ -7,49 +7,49 @@
 #include "imx8mn-u-boot.dtsi"
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index bd4da7d..fb86657 100644 (file)
@@ -7,9 +7,9 @@
 #include "imx8mn-bsh-smm-s2-u-boot-common.dtsi"
 
 &pinctrl_gpmi_nand {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpmi {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index b8396a4..f6f8313 100644 (file)
@@ -7,9 +7,9 @@
 #include "imx8mn-bsh-smm-s2-u-boot-common.dtsi"
 
 &pinctrl_usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 54f3ebe..315714f 100644 (file)
@@ -6,7 +6,7 @@
 #include "imx8mn-u-boot.dtsi"
 
 &pinctrl_reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
 };
index 6c6c949..056ab31 100644 (file)
@@ -6,21 +6,21 @@
 #include "imx8mn-ddr4-evk-u-boot.dtsi"
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@25/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 98659bb..cef20da 100644 (file)
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &{/soc@0} {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &aips1 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clk {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
        /delete-property/ assigned-clocks;
        /delete-property/ assigned-clock-parents;
        /delete-property/ assigned-clock-rates;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &osc_24m {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &spba1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman {
index a206831..af80aae 100644 (file)
@@ -6,65 +6,65 @@
 #include "imx8mn-u-boot.dtsi"
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 10656ce..53a5ac0 100644 (file)
 };
 
 &pinctrl_fec1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pmic@4b/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 4af6b8b..4109d26 100644 (file)
@@ -6,65 +6,65 @@
 #include "imx8mn-u-boot.dtsi"
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index ae838ca..b69e714 100644 (file)
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &buck4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &buck5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &eqos {
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c3_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_100mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_200mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3_100mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3_100mhz {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        regulators {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 /* SDIO WiFi */
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index f43eb62..0d489a7 100644 (file)
@@ -9,7 +9,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        firmware {
                optee {
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &eqos {
index 342c523..9918f81 100644 (file)
@@ -10,7 +10,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        firmware {
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
        no-1-8-v;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &eqos {
index cf591ad..c398a74 100644 (file)
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index dbc48df..1c7b250 100644 (file)
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_pins {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 32d9fbc..f3fb440 100644 (file)
@@ -10,7 +10,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        firmware {
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_pmic {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pca9450@25} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@30800000/i2c@30a20000/pca9450@25/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        assigned-clocks = <&clk IMX8MP_CLK_USDHC1>;
        assigned-clock-rates = <400000000>;
        assigned-clock-parents = <&clk IMX8MP_SYS_PLL1_400M>;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        sd-uhs-sdr104;
        sd-uhs-ddr50;
        assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
        assigned-clocks = <&clk IMX8MP_CLK_USDHC3>;
index 07538da..18d1728 100644 (file)
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &clk {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
        /delete-property/ assigned-clocks;
        /delete-property/ assigned-clock-parents;
        /delete-property/ assigned-clock-rates;
 };
 
 &osc_32k {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &osc_24m {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &aips1 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman {
index d872112..3e1d36a 100644 (file)
@@ -15,7 +15,7 @@
 
        wdt-reboot {
                compatible = "wdt-reboot";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                wdt = <&wdog1>;
        };
 };
@@ -39,7 +39,7 @@
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        dio0_hog {
                gpio-hog;
@@ -57,7 +57,7 @@
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        pcie1_wdis_hog {
                gpio-hog;
@@ -82,7 +82,7 @@
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        m2_dis2_hog {
                gpio-hog;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        m2_dis1_hog {
                gpio-hog;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        rs485_half {
                gpio-hog;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &switch {
        assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
        sd-uhs-ddr50;
        sd-uhs-sdr104;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
        assigned-clocks = <&clk IMX8MP_CLK_USDHC3>;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index f9068eb..99d7639 100644 (file)
@@ -9,74 +9,74 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 8a4cdc7..271d511 100644 (file)
@@ -15,7 +15,7 @@
 
        wdt-reboot {
                compatible = "wdt-reboot";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                wdt = <&wdog1>;
        };
 };
@@ -27,8 +27,8 @@
 };
 
 &clk {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
        /delete-property/ assigned-clocks;
        /delete-property/ assigned-clock-parents;
        /delete-property/ assigned-clock-rates;
@@ -36,7 +36,7 @@
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &eqos {
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        regulator-ethphy {
                gpio-hog;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        eeprom_module: eeprom@50 {
                compatible = "i2c-eeprom";
 };
 
 &i2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c4 {
 };
 
 &pca9450 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_pwr_en {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        u-boot,off-on-delay-us = <20000>;
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_cd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
        assigned-clocks = <&clk IMX8MP_CLK_USDHC2>;
        sd-uhs-ddr50;
        sd-uhs-sdr104;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
        assigned-clocks = <&clk IMX8MP_CLK_USDHC3>;
        mmc-hs400-1_8v;
        mmc-hs400-enhanced-strobe;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 354f911..e23998f 100644 (file)
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman {
index 67da69a..d987f68 100644 (file)
@@ -3,7 +3,7 @@
 #include "imx8mq-u-boot.dtsi"
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
@@ -16,5 +16,5 @@
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 9d0a54a..e3341a4 100644 (file)
@@ -3,11 +3,11 @@
 #include "imx8mq-u-boot.dtsi"
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 { /* console */
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman {
index 8d6f305..05f809c 100644 (file)
@@ -7,9 +7,9 @@
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 7efd822..eee3320 100644 (file)
@@ -3,9 +3,9 @@
 #include "imx8mq-u-boot.dtsi"
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 2bc9f41..b3fef86 100644 (file)
 };
 
 &soc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &binman {
index f3e6421..cba5618 100644 (file)
 
 &{/imx8qx-pm} {
 
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_lsio_gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma_lpuart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_dma_lpuart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pd_conn_sdch2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 7acdb4a..608bde3 100644 (file)
@@ -8,39 +8,39 @@
                compatible = "fsl,imx8ulp-mu";
                reg = <0 0x27020000 0 0x10000>;
                status = "okay";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &soc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &per_bridge3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &per_bridge4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        fsl,mux_mask = <0xf00>;
 };
 
 &pinctrl_lpuart5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 6f02b38..89e6434 100644 (file)
@@ -7,7 +7,7 @@
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog3>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        aliases {
 };
 
 &{/soc@0} {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 };
 
 &aips1 {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &aips2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &aips3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg_usdhc2_vmmc {
        u-boot,off-on-delay-us = <20000>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_reg_usdhc2_vmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        fsl,signal-voltage-switch-extra-delay-ms = <8>;
 };
 
 &lpi2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@44000000/i2c@44350000/pmic@25} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &{/soc@0/bus@44000000/i2c@44350000/pmic@25/regulators} {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_lpi2c2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fec {
 };
 
 &s4muap {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
index 7cab486..46928c0 100644 (file)
@@ -6,82 +6,82 @@
 
 / {
        chosen {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clocks {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &osc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &anatop {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpt1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart1 { /* console */
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &semc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        bank1: bank@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        imxrt1020-evk {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                pinctrl_semc: semcgrp {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                pinctrl_usdhc0: usdhc0grp {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &pinctrl_lpuart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index e217dfd..a9095e7 100644 (file)
        };
 
        chosen {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                tick-timer = &gpt;
        };
 
        clocks {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                usbphy1: usbphy@400d9000 {
                        compatible = "fsl,imxrt-usbphy";
@@ -75,7 +75,7 @@
 };
 
 &semc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        /*
         * Memory configuration from sdram datasheet IS42S16160J-6BLI
         */
        bank1: bank@0 {
                fsl,base-address = <0x80000000>;
                fsl,memory-size = <MEM_SIZE_32M>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &osc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &anatop {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
        compatible = "fsl,imxrt-gpio", "fsl,imx35-gpio";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpt {
        clocks = <&osc>;
        compatible = "fsl,imxrt-gpt";
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart1 { /* console */
        compatible = "fsl,imxrt-lpuart";
        clock-names = "per";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        compatible = "fsl,imxrt-iomuxc";
        pinctrl-0 = <&pinctrl_lpuart1>;
 
                        MXRT1050_IOMUXC_GPIO_EMC_39_SEMC_DQS
                                (IMX_PAD_SION | 0xf1)   /* SEMC_DQS */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        pinctrl_lcdif: lcdifgrp {
        };
 
        pinctrl_lpuart1: lpuart1grp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        pinctrl_usdhc0: usdhc0grp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
  };
 
 &usdhc1 {
        compatible = "fsl,imxrt-usdhc";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lcdif {
index 88ff986..f923a14 100644 (file)
@@ -7,88 +7,88 @@
 
 / {
        chosen {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clocks {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &osc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &rcosc16M {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &osc32k {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpt1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &lpuart1 { /* console */
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &semc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        bank1: bank@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &iomuxc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        imxrt1170-evk {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl_lpuart1: lpuart1grp {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                pinctrl_usdhc0: usdhc0grp {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
                pinctrl_semc: semcgrp {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &usdhc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d39b334..dad4670 100644 (file)
@@ -28,7 +28,7 @@
                /* 2G RAM */
                reg = <0x00000000 0x80000000 0x00000000 0x80000000>;
 
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        reserved-memory {
@@ -56,7 +56,7 @@
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        dm_tifs: dm-tifs {
@@ -66,7 +66,7 @@
                mbox-names = "rx", "tx";
                mboxes= <&secure_proxy_main 22>,
                        <&secure_proxy_main 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
                compatible = "ti,j721e-esm";
                reg = <0x0 0x4100000 0x0 0x1000>;
                ti,esm-pins = <0>, <1>, <2>, <85>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_main {
        sa3_secproxy: secproxy@44880000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-secure-proxy";
                #mbox-cells = <1>;
                reg-names = "rt", "scfg", "target_data";
                compatible = "ti,am654-system-controller";
                mboxes= <&secure_proxy_main 1>, <&secure_proxy_main 0>, <&sa3_secproxy 0>;
                mbox-names = "tx", "rx", "boot_notify";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        main_esm: esm@420000 {
                compatible = "ti,j721e-esm";
                reg = <0x0 0x420000 0x0 0x1000>;
                ti,esm-pins = <160>, <161>, <162>, <163>, <177>, <178>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &mcu_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        wkup_uart0_pins_default: wkup-uart0-pins-default {
                pinctrl-single,pins = <
                        AM62X_MCU_IOPAD(0x02c, PIN_INPUT, 0) /* (C6) WKUP_UART0_CTSn */
                        AM62X_MCU_IOPAD(0x024, PIN_INPUT, 0) /* (B4) WKUP_UART0_RXD */
                        AM62X_MCU_IOPAD(0x028, PIN_OUTPUT, 0) /* (C5) WKUP_UART0_TXD */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_uart1_pins_default: main-uart1-pins-default {
                pinctrl-single,pins = <
                        AM62X_IOPAD(0x194, PIN_INPUT, 2) /* (B19) MCASP0_AXR3.UART1_CTSn */
                        AM62X_IOPAD(0x1ac, PIN_INPUT, 2) /* (E19) MCASP0_AFSR.UART1_RXD */
                        AM62X_IOPAD(0x1b0, PIN_OUTPUT, 2) /* (A20) MCASP0_ACLKR.UART1_TXD */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_uart0_pins_default>;
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 /* Main UART1 is used for TIFS firmware logs */
        pinctrl-names = "default";
        pinctrl-0 = <&main_uart1_pins_default>;
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0 {
index f275e3b..2491557 100644 (file)
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@2400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x00 0x2400000 0x00 0x80>;
                ti,timer-alwon;
                clock-frequency = <25000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &dmss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &chipid {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_mcu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                partitions {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
 
                        partition@3fc0000 {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
              <0x0 0x43000200 0x0 0x8>;
        reg-names = "cpsw_nuss", "mac_efuse";
        /delete-property/ ranges;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        cpsw-phy-sel@04044 {
                compatible = "ti,am64-phy-gmii-sel";
                reg = <0x0 0x00104044 0x0 0x8>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cpsw_port1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cpsw_port2 {
index 15a0799..8629ea4 100644 (file)
@@ -17,7 +17,7 @@
                        <&k3_pds 55 TI_SCI_PD_SHARED>;
                clocks = <&k3_clks 170 1>, <&k3_clks 16 4>;
 
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ti,ctl-data = <
                        DDRSS_CTL_0_DATA
index 58b7c8a..7a15b44 100644 (file)
@@ -26,7 +26,7 @@
        memory@80000000 {
                device_type = "memory";
                reg = <0x00000000 0x80000000 0x00000000 0x80000000>; /* 2G RAM */
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        reserved-memory {
@@ -54,7 +54,7 @@
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        dm_tifs: dm-tifs {
@@ -64,7 +64,7 @@
                mbox-names = "rx", "tx";
                mboxes= <&secure_proxy_main 22>,
                        <&secure_proxy_main 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
@@ -85,7 +85,7 @@
                      <0x0 0x44860000 0x0 0x20000>,
                      <0x0 0x43600000 0x0 0x10000>;
                reg-names = "rt", "scfg", "target_data";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        sysctrler: sysctrler {
                        <&secure_proxy_main 0>,
                        <&sa3_secproxy 0>;
                mbox-names = "tx", "rx", "boot_notify";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &mcu_pmx0 {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        wkup_uart0_pins_default: wkup-uart0-pins-default {
                pinctrl-single,pins = <
                        AM62X_MCU_IOPAD(0x024, PIN_INPUT, 0)    /* (B4) WKUP_UART0_RXD */
                        AM62X_MCU_IOPAD(0x028, PIN_OUTPUT, 0)   /* (C5) WKUP_UART0_TXD */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_uart1_pins_default: main-uart1-pins-default {
                pinctrl-single,pins = <
                        AM62X_IOPAD(0x194, PIN_INPUT, 2)        /* (B19) MCASP0_AXR3.UART1_CTSn */
                        AM62X_IOPAD(0x1ac, PIN_INPUT, 2)        /* (E19) MCASP0_AFSR.UART1_RXD */
                        AM62X_IOPAD(0x1b0, PIN_OUTPUT, 2)       /* (A20) MCASP0_ACLKR.UART1_TXD */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_uart0_pins_default>;
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 /* Main UART1 is used for TIFS firmware logs */
        pinctrl-names = "default";
        pinctrl-0 = <&main_uart1_pins_default>;
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 7fc749e..cf938c4 100644 (file)
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@2400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x00 0x2400000 0x00 0x80>;
                ti,timer-alwon;
                clock-frequency = <25000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &dmss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &chipid {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_mcu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &exp1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &vdd_mmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d651093..bd95a78 100644 (file)
@@ -17,7 +17,7 @@
                ti,ddr-freq2 = <DDRSS_PLL_FREQUENCY_2>;
                ti,ddr-fhs-cnt = <DDRSS_PLL_FHS_CNT>;
 
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ti,ctl-data = <
                        DDRSS_CTL_0_DATA
index 9b6c7e8..64857b0 100644 (file)
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
        timer1: timer@2400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x2400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        chipid@14 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_i2c0_pins_default: main-i2c0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0260, PIN_INPUT_PULLUP, 0) /* (A18) I2C0_SCL */
                        AM64X_IOPAD(0x0264, PIN_INPUT_PULLUP, 0) /* (B18) I2C0_SDA */
 
 &main_i2c0 {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&main_i2c0_pins_default>;
        clock-frequency = <400000>;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb0 {
        dr_mode="peripheral";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_usb0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cpsw3g {
index 7493362..ca5ce4a 100644 (file)
@@ -25,7 +25,7 @@
                /* 2G RAM */
                reg = <0x00000000 0x80000000 0x00000000 0x80000000>;
 
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        a53_0: a53@0 {
@@ -41,7 +41,7 @@
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        reserved-memory {
@@ -60,7 +60,7 @@
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        vtt_supply: vtt-supply {
@@ -70,7 +70,7 @@
                regulator-max-microvolt = <3300000>;
                gpios = <&main_gpio0 12 GPIO_ACTIVE_HIGH>;
                states = <0 0x0 3300000 0x1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
@@ -79,7 +79,7 @@
                compatible = "ti,am654-system-controller";
                mboxes= <&secure_proxy_main 1>, <&secure_proxy_main 0>;
                mbox-names = "tx", "rx";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
                compatible = "ti,j721e-esm";
                reg = <0x0 0x420000 0x0 0x1000>;
                ti,esm-pins = <160>, <161>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mcu_esm: esm@4100000 {
                compatible = "ti,j721e-esm";
                reg = <0x0 0x4100000 0x0 0x1000>;
                ti,esm-pins = <0>, <1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_uart0_pins_default: main-uart0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0238, PIN_INPUT, 0)               /* (B16) UART0_CTSn */
                        AM64X_IOPAD(0x023c, PIN_OUTPUT, 0)              /* (A16) UART0_RTSn */
        };
 
        main_uart1_pins_default: main-uart1-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0248, PIN_INPUT, 0)               /* (D16) UART1_CTSn */
                        AM64X_IOPAD(0x024c, PIN_OUTPUT, 0)              /* (E16) UART1_RTSn */
        };
 
        main_mmc0_pins_default: main-mmc0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x01a8, PIN_INPUT_PULLDOWN, 0)      /* (B25) MMC0_CLK */
                        AM64X_IOPAD(0x01aC, PIN_INPUT_PULLUP, 0)        /* (B27) MMC0_CMD */
        };
 
        main_mmc1_pins_default: main-mmc1-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0294, PIN_INPUT_PULLUP, 0)        /* (J19) MMC1_CMD */
                        AM64X_IOPAD(0x028c, PIN_INPUT_PULLDOWN, 0)      /* (L20) MMC1_CLK */
        };
 
        ddr_vtt_pins_default: ddr-vtt-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0030, PIN_OUTPUT_PULLUP, 7)       /* (L18) OSPI0_CSN1.GPIO0_12 */
                >;
 };
 
 &main_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&main_uart1_pins_default>;
 };
 };
 
 &main_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        /delete-property/ power-domains;
 };
 
index 97f44e2..9ff4dd3 100644 (file)
@@ -27,7 +27,7 @@
                device_type = "memory";
                /* 2G RAM */
                reg = <0x00000000 0x80000000 0x00000000 0x80000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        a53_0: a53@0 {
@@ -43,7 +43,7 @@
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        reserved-memory {
@@ -62,7 +62,7 @@
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
@@ -71,7 +71,7 @@
                compatible = "ti,am654-system-controller";
                mboxes= <&secure_proxy_main 1>, <&secure_proxy_main 0>;
                mbox-names = "tx", "rx";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
                compatible = "ti,j721e-esm";
                reg = <0x0 0x420000 0x0 0x1000>;
                ti,esm-pins = <160>, <161>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mcu_esm: esm@4100000 {
                compatible = "ti,j721e-esm";
                reg = <0x0 0x4100000 0x0 0x1000>;
                ti,esm-pins = <0>, <1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_uart0_pins_default: main-uart0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0238, PIN_INPUT, 0)               /* (B16) UART0_CTSn */
                        AM64X_IOPAD(0x023c, PIN_OUTPUT, 0)              /* (A16) UART0_RTSn */
        };
 
        main_uart1_pins_default: main-uart1-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0248, PIN_INPUT, 0)               /* (D16) UART1_CTSn */
                        AM64X_IOPAD(0x024c, PIN_OUTPUT, 0)              /* (E16) UART1_RTSn */
        };
 
        main_mmc1_pins_default: main-mmc1-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0294, PIN_INPUT_PULLUP, 0)        /* (J19) MMC1_CMD */
                        AM64X_IOPAD(0x028c, PIN_INPUT_PULLDOWN, 0)      /* (L20) MMC1_CLK */
        };
 
        main_usb0_pins_default: main-usb0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x02a8, PIN_OUTPUT, 0) /* (E19) USB0_DRVVBUS */
                >;
 };
 
 &main_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&main_uart1_pins_default>;
 };
index dda2c5d..69dbe94 100644 (file)
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
        timer1: timer@2400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x2400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        chipid@14 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_i2c0_pins_default: main-i2c0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        AM64X_IOPAD(0x0260, PIN_INPUT_PULLUP, 0) /* (A18) I2C0_SCL */
                        AM64X_IOPAD(0x0264, PIN_INPUT_PULLUP, 0) /* (B18) I2C0_SDA */
@@ -48,7 +48,7 @@
 };
 
 &main_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&main_i2c0_pins_default>;
        clock-frequency = <400000>;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci0 {
        status = "disabled";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cpsw3g {
              <0x0 0x43000200 0x0 0x8>;
        reg-names = "cpsw_nuss", "mac_efuse";
        /delete-property/ ranges;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        cpsw-phy-sel@04044 {
                compatible = "ti,am64-phy-gmii-sel";
                reg = <0x0 0x43004044 0x0 0x8>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        ethernet-ports {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cpsw_port2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_bcdma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pktdma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &rgmii1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &rgmii2_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mdio1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cpsw3g_phy1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_usb0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serdes_ln_ctrl {
 };
 
 &usbss0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb0 {
        dr_mode = "host";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serdes_wiz0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serdes0_usb_link {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serdes0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serdes_refclk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index d80c550..082a3c8 100644 (file)
        };
 
        leds {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                status-led-red {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
                status-led-green {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &cbass_mcu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        mcu_navss: bus@28380000 {
                ringacc@2b800000 {
 };
 
 &cbass_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_navss: bus@30800000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        mcu-fss0-ospi0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main-uart1-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        current-speed = <115200>;
 };
 
 &wkup_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index b228796..48698cd 100644 (file)
@@ -15,7 +15,7 @@
                                <&k3_pds 244 TI_SCI_PD_SHARED>;
                assigned-clocks = <&k3_clks 20 1>;
                assigned-clock-rates = <DDR_PLL_FREQUENCY>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ti,ss-reg = <
                        DDRSS_V2H_CTL_REG
index 1d0659e..4516ab1 100644 (file)
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_navss: bus@30800000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        mcu_navss: bus@28380000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ringacc@2b800000 {
                        reg =   <0x0 0x2b800000 0x0 0x400000>,
@@ -41,7 +41,7 @@
                                <0x0 0x2a500000 0x0 0x40000>,
                                <0x0 0x28440000 0x0 0x40000>;
                        reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        ti,dma-ring-reset-quirk;
                };
 
                                <0x0 0x28400000 0x0 0x2000>;
                        reg-names = "gcfg", "rchan", "rchanrt", "tchan",
                                            "tchanrt", "rflow";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &cbass_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        chipid@43000014 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        wkup_i2c0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        usb0_pins_default: usb0_pins_default {
                pinctrl-single,pins = <
                        AM65X_IOPAD(0x02bc, PIN_OUTPUT, 0) /* (AD9) USB0_DRVVBUS */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_uart0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pmx1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
        mcu-fss0-ospi0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &davinci_mdio {
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
 };
 
 &fss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
         flash@0{
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &dwc3_0 {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb0_phy {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb0 {
        pinctrl-names = "default";
        pinctrl-0 = <&usb0_pins_default>;
        dr_mode = "peripheral";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 455698a..7671875 100644 (file)
@@ -41,7 +41,7 @@
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        vtt_supply: vtt_supply {
@@ -51,7 +51,7 @@
                regulator-max-microvolt = <3300000>;
                gpios = <&wkup_gpio0 28 GPIO_ACTIVE_HIGH>;
                states = <0 0x0 3300000 0x1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
@@ -61,7 +61,7 @@
                reg = <0x0 0x40400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <25000000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
                      <0x0 0x2a480000 0x0 0x80000>;
                reg-names = "rt", "scfg", "target_data";
                #mbox-cells = <1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &wkup_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_wakeup {
                compatible = "ti,am654-system-controller";
                mboxes= <&mcu_secproxy 4>, <&mcu_secproxy 5>;
                mbox-names = "tx", "rx";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_200mhz: dummy_clock {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_uart0_pins_default>;
        status = "okay";
 };
 
 &mcu_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&mcu_uart0_pins_default>;
        clock-frequency = <48000000>;
        compatible = "ti,am654-vtm", "ti,am654-avs";
        vdd-supply-3 = <&vdd_mpu>;
        vdd-supply-4 = <&vdd_mpu>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        wkup_uart0_pins_default: wkup_uart0_pins_default {
                pinctrl-single,pins = <
                        AM65X_WKUP_IOPAD(0x00a0, PIN_INPUT, 0)  /* (AB1) WKUP_UART0_RXD */
                        AM65X_WKUP_IOPAD(0x00c8, PIN_INPUT, 1)  /* (AC2) WKUP_GPIO0_6.WKUP_UART0_CTSn */
                        AM65X_WKUP_IOPAD(0x00cc, PIN_OUTPUT, 1) /* (AC1) WKUP_GPIO0_7.WKUP_UART0_RTSn */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        wkup_vtt_pins_default: wkup_vtt_pins_default {
                pinctrl-single,pins = <
                        AM65X_WKUP_IOPAD(0x0040, PIN_OUTPUT_PULLUP, 7)  /* WKUP_GPIO0_28 */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        mcu_uart0_pins_default: mcu_uart0_pins_default {
                        AM65X_WKUP_IOPAD(0x004C, PIN_INPUT, 4)  /* (P1) MCU_OSPI1_D3.MCU_UART0_CTSn */
                        AM65X_WKUP_IOPAD(0x0054, PIN_OUTPUT, 4) /* (N3) MCU_OSPI1_CSn1.MCU_UART0_RTSn */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        wkup_i2c0_pins_default: wkup-i2c0-pins-default {
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        main_uart0_pins_default: main-uart0-pins-default {
                pinctrl-single,pins = <
                        AM65X_IOPAD(0x01e4, PIN_INPUT, 0)       /* (AF11) UART0_RXD */
                        AM65X_IOPAD(0x01ec, PIN_INPUT, 0)       /* (AG11) UART0_CTSn */
                        AM65X_IOPAD(0x01f0, PIN_OUTPUT, 0)      /* (AD11) UART0_RTSn */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        main_mmc0_pins_default: main_mmc0_pins_default {
                        AM65X_IOPAD(0x0188, PIN_INPUT_PULLUP, 0)        /* (D25) MMC0_DAT7 */
                        AM65X_IOPAD(0x01b0, PIN_INPUT, 0)               /* (C25) MMC0_DS */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        main_mmc1_pins_default: main_mmc1_pins_default {
                        AM65X_IOPAD(0x02dc, PIN_INPUT_PULLUP, 0)        /* (B24) MMC1_SDCD */
                        AM65X_IOPAD(0x02e0, PIN_INPUT, 0)               /* (C24) MMC1_SDWP */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_i2c0_pins_default>;
        clock-frequency = <400000>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        vdd_mpu: tps62363@60 {
                compatible = "ti,tps62363";
                regulator-boot-on;
                ti,vsel0-state-high;
                ti,vsel1-state-high;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        usb0_pins_default: usb0_pins_default {
                pinctrl-single,pins = <
                        AM65X_IOPAD(0x02bc, PIN_OUTPUT, 0) /* (AD9) USB0_DRVVBUS */
                >;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &dwc3_0 {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
        /delete-property/ clocks;
        /delete-property/ power-domains;
        /delete-property/ assigned-clocks;
 
 &usb0_phy {
        status = "okay";
-       u-boot,dm-spl;
+       bootph-pre-ram;
        /delete-property/ clocks;
 };
 
        pinctrl-names = "default";
        pinctrl-0 = <&usb0_pins_default>;
        dr_mode = "peripheral";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 12faaae..ee31b1e 100644 (file)
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_navss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_mcu_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@40400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x40400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <250000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        chipid@43000014 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &mcu_navss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_ringacc {
@@ -61,7 +61,7 @@
                <0x0 0x2a500000 0x0 0x40000>,
                <0x0 0x28440000 0x0 0x40000>;
        reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_udmap {
                <0x0 0x28400000 0x0 0x2000>;
        reg-names = "gcfg", "rchan", "rchanrt", "tchan",
                    "tchanrt", "rflow";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sms {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart8_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart8 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_cpsw {
 };
 
 &main_sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 46ee6c4..a64baba 100644 (file)
@@ -23,7 +23,7 @@
 
        fs_loader0: fs_loader@0 {
                compatible = "u-boot,fs-loader";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        a72_0: a72@0 {
                ti,sci = <&sms>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_200mhz: dummy_clock_200mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_19_2mhz: dummy_clock_19_2mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <19200000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu_wakeup {
        sa3_secproxy: secproxy@44880000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-secure-proxy";
                reg = <0x0 0x44880000 0x0 0x20000>,
                      <0x0 0x44860000 0x0 0x20000>,
                      <0x0 0x2a480000 0x0 0x80000>;
                reg-names = "rt", "scfg", "target_data";
                #mbox-cells = <1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        sysctrler: sysctrler {
                compatible = "ti,am654-system-controller";
                mboxes= <&mcu_secproxy 4>, <&mcu_secproxy 5>, <&sa3_secproxy 5>;
                mbox-names = "tx", "rx", "boot_notify";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        dm_tifs: dm-tifs {
@@ -92,7 +92,7 @@
                mbox-names = "rx", "tx";
                mboxes= <&mcu_secproxy 21>,
                        <&mcu_secproxy 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 
 &wkup_pmx0 {
        mcu_uart0_pins_default: mcu-uart0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721S2_WKUP_IOPAD(0x0f4, PIN_INPUT, 0) /*(C24) WKUP_GPIO0_13.MCU_UART0_RXD*/
                        J721S2_WKUP_IOPAD(0x0f0, PIN_OUTPUT, 0) /*(C25) WKUP_GPIO0_12.MCU_UART0_TXD*/
        };
 
        wkup_uart0_pins_default: wkup-uart0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721S2_WKUP_IOPAD(0x0d8, PIN_INPUT, 0) /*(E25) WKUP_GPIO0_6.WKUP_UART0_CTSn*/
                        J721S2_WKUP_IOPAD(0x0dc, PIN_OUTPUT, 0) /*(F28) WKUP_GPIO0_7.WKUP_UART0_RTSn*/
        mbox-names = "tx", "rx", "notify";
        ti,host-id = <4>;
        ti,secure-host;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_uart0 {
index ce52ffc..f57c230 100644 (file)
 };
 
 &cbass_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_navss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_mcu_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@40400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x40400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <250000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        chipid@43000014 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        mcu_navss: bus@28380000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                #address-cells = <2>;
                #size-cells = <2>;
 
@@ -53,7 +53,7 @@
                                <0x0 0x2a500000 0x0 0x40000>,
                                <0x0 0x28440000 0x0 0x40000>;
                        reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                dma-controller@285c0000 {
                                <0x0 0x28400000 0x0 0x2000>;
                        reg-names = "gcfg", "rchan", "rchanrt", "tchan",
                                            "tchanrt", "rflow";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_sdhci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &exp2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_cpsw {
 };
 
 &main_usbss0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        ti,usb2-only;
 };
 
 &usb0 {
        dr_mode = "peripheral";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_fss0_hpb0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &hbmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0,0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &hbmc_mux {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &serdes_ln_ctrl {
 };
 
 &serdes0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_r5fss0 {
index b1f9e71..55ad615 100644 (file)
@@ -22,7 +22,7 @@
        };
 
        fs_loader0: fs_loader@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "u-boot,fs-loader";
        };
 
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_200mhz: dummy_clock_200mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_19_2mhz: dummy_clock_19_2mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <19200000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
@@ -64,7 +64,7 @@
 
 &cbass_mcu_wakeup {
        mcu_secproxy: secproxy@2a380000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-secure-proxy";
                reg = <0x0 0x2a380000 0x0 0x80000>,
                      <0x0 0x2a400000 0x0 0x80000>,
@@ -74,7 +74,7 @@
        };
 
        sysctrler: sysctrler {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-system-controller";
                mboxes= <&mcu_secproxy 4>, <&mcu_secproxy 5>;
                mbox-names = "tx", "rx";
@@ -87,7 +87,7 @@
                mbox-names = "rx", "tx";
                mboxes= <&mcu_secproxy 21>,
                        <&mcu_secproxy 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        wkup_vtm0: vtm@42040000 {
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        wkup_uart0_pins_default: wkup_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0xb0, PIN_INPUT, 0) /* (B14) WKUP_UART0_RXD */
                        J721E_WKUP_IOPAD(0xb4, PIN_OUTPUT, 0) /* (A14) WKUP_UART0_TXD */
        };
 
        mcu_uart0_pins_default: mcu_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0xf4, PIN_INPUT, 0) /* (D20) WKUP_GPIO0_13.MCU_UART0_RXD */
                        J721E_WKUP_IOPAD(0xf0, PIN_OUTPUT, 0) /* (D19) WKUP_GPIO0_12.MCU_UART0_TXD */
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        main_uart0_pins_default: main_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_IOPAD(0xb0, PIN_INPUT, 0) /* (T16) UART0_RXD */
                        J721E_IOPAD(0xb4, PIN_OUTPUT, 0) /* (T17) UART0_TXD */
        };
 
        main_i2c0_pins_default: main-i2c0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_IOPAD(0xd4, PIN_INPUT_PULLUP, 0) /* (V3) I2C0_SCL */
                        J721E_IOPAD(0xd8, PIN_INPUT_PULLUP, 0) /* (W2) I2C0_SDA */
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_uart0_pins_default>;
        status = "okay";
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        lp876441: lp876441@4c {
                compatible = "ti,lp876441";
                reg = <0x4c>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-names = "default";
                pinctrl-0 = <&wkup_i2c0_pins_default>;
                clock-frequency = <400000>;
 
                regulators: regulators {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        buck1_reg: buck1 {
                                /*VDD_CPU_AVS_REG*/
                                regulator-name = "buck1";
                                regulator-max-microvolt = <1250000>;
                                regulator-always-on;
                                regulator-boot-on;
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
 
 &wkup_vtm0 {
        vdd-supply-2 = <&buck1_reg>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0 {
index b2b81f8..867ec2b 100644 (file)
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        main_navss: bus@30000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@40400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x40400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <250000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        mcu_navss: bus@28380000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ringacc@2b800000 {
                        reg =   <0x0 0x2b800000 0x0 0x400000>,
@@ -60,7 +60,7 @@
                                <0x0 0x2a500000 0x0 0x40000>,
                                <0x0 0x28440000 0x0 0x40000>;
                        reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                dma-controller@285c0000 {
                                <0x0 0x28400000 0x0 0x2000>;
                        reg-names = "gcfg", "rchan", "rchanrt", "tchan",
                                            "tchanrt", "rflow";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 
        chipid@43000014 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_sdhci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wiz3_pll1_refclk {
 };
 
 &main_usbss0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb0 {
        dr_mode = "peripheral";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_cpsw {
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_i2c0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_i2c0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &exp2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_fss0_ospi0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &hbmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0,0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &hbmc_mux {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &ospi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &mcu_fss0_hpb0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_gpio_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_fss0_ospi1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_r5fss0 {
index 21d6380..3a9ea42 100644 (file)
@@ -16,7 +16,7 @@
                ti,ddr-freq2 = <DDRSS_PLL_FREQUENCY_2>;
                ti,ddr-fhs-cnt = <DDRSS_PLL_FHS_CNT>;
 
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ti,ctl-data = <
                        DDRSS_CTL_00_DATA
index 48c6ddf..f9746d3 100644 (file)
@@ -16,7 +16,7 @@
        };
 
        fs_loader0: fs_loader@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "u-boot,fs-loader";
        };
 };
@@ -24,6 +24,6 @@
 &tps659413a {
        esm: esm {
                compatible = "ti,tps659413-esm";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
index ab9d6e6..e9e5053 100644 (file)
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_200mhz: dummy_clock_200mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_19_2mhz: dummy_clock_19_2mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <19200000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu_wakeup {
        mcu_secproxy: secproxy@28380000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-secure-proxy";
                reg = <0x0 0x2a380000 0x0 0x80000>,
                      <0x0 0x2a400000 0x0 0x80000>,
@@ -63,7 +63,7 @@
        };
 
        sysctrler: sysctrler {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-system-controller";
                mboxes= <&mcu_secproxy 4>, <&mcu_secproxy 5>;
                mbox-names = "tx", "rx";
@@ -83,7 +83,7 @@
                mbox-names = "rx", "tx";
                mboxes= <&mcu_secproxy 21>,
                        <&mcu_secproxy 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
@@ -92,7 +92,7 @@
                compatible = "ti,j721e-esm";
                reg = <0x0 0x700000 0x0 0x1000>;
                ti,esm-pins = <344>, <345>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 
 &wkup_pmx0 {
        wkup_uart0_pins_default: wkup_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0xa0, PIN_INPUT, 0) /* (J29) WKUP_UART0_RXD */
                        J721E_WKUP_IOPAD(0xa4, PIN_OUTPUT, 0) /* (J28) WKUP_UART0_TXD */
        };
 
        mcu_uart0_pins_default: mcu_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0xe8, PIN_INPUT, 0) /* (H29) WKUP_GPIO0_14.MCU_UART0_CTSn */
                        J721E_WKUP_IOPAD(0xec, PIN_OUTPUT, 0) /* (J27) WKUP_GPIO0_15.MCU_UART0_RTSn */
        };
 
        mcu_fss0_ospi1_pins_default: mcu-fss0-ospi1-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0x34, PIN_OUTPUT, 0) /* (F22) MCU_OSPI1_CLK */
                        J721E_WKUP_IOPAD(0x50, PIN_OUTPUT, 0) /* (C22) MCU_OSPI1_CSn0 */
 
 &main_pmx0 {
        main_uart0_pins_default: main_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_IOPAD(0x1d4, PIN_INPUT, 1) /* (Y3) SPI1_CS0.UART0_CTSn */
                        J721E_IOPAD(0x1c0, PIN_OUTPUT, 1) /* (AA2) SPI0_CS0.UART0_RTSn */
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_uart0_pins_default>;
        status = "okay";
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        tps659413a: tps659413a@48 {
                reg = <0x48>;
                compatible = "ti,tps659413";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-names = "default";
                pinctrl-0 = <&wkup_i2c0_pins_default>;
                clock-frequency = <400000>;
 
                regulators: regulators {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        buck12_reg: buck12 {
                                /*VDD_CPU*/
                                regulator-name = "buck12";
                                regulator-max-microvolt = <900000>;
                                regulator-always-on;
                                regulator-boot-on;
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
 
 &wkup_vtm0 {
        vdd-supply-2 = <&buck12_reg>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss0 {
 &ospi1 {
        pinctrl-names = "default";
        pinctrl-0 = <&mcu_fss0_ospi1_pins_default>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        reg = <0x0 0x47050000 0x0 0x100>,
              <0x0 0x58000000 0x0 0x8000000>;
                cdns,read-delay = <2>;
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
index 71d16f1..733d69c 100644 (file)
@@ -18,7 +18,7 @@
        };
 
        fs_loader0: fs_loader@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "u-boot,fs-loader";
        };
 };
@@ -26,6 +26,6 @@
 &tps659412 {
        esm: esm {
                compatible = "ti,tps659413-esm";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
index d894dcb..8d6eaa4 100644 (file)
                ti,sci = <&dmsc>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_200mhz: dummy_clock_200mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_19_2mhz: dummy_clock_19_2mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <19200000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu_wakeup {
        mcu_secproxy: secproxy@28380000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-secure-proxy";
                reg = <0x0 0x2a380000 0x0 0x80000>,
                      <0x0 0x2a400000 0x0 0x80000>,
        };
 
        sysctrler: sysctrler {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-system-controller";
                mboxes= <&mcu_secproxy 4>, <&mcu_secproxy 5>;
                mbox-names = "tx", "rx";
                mbox-names = "rx", "tx";
                mboxes= <&mcu_secproxy 21>,
                                <&mcu_secproxy 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
                compatible = "ti,j721e-esm";
                reg = <0x0 0x700000 0x0 0x1000>;
                ti,esm-pins = <344>, <345>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 
 &wkup_pmx0 {
        wkup_uart0_pins_default: wkup_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0xa0, PIN_INPUT, 0) /* (J29) WKUP_UART0_RXD */
                        J721E_WKUP_IOPAD(0xa4, PIN_OUTPUT, 0) /* (J28) WKUP_UART0_TXD */
        };
 
        mcu_uart0_pins_default: mcu_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_WKUP_IOPAD(0xf0, PIN_INPUT, 2) /* (D26) MCU_I3C0_SCL.MCU_UART0_CTSn */
                        J721E_WKUP_IOPAD(0xf4, PIN_OUTPUT, 2)/* (D25) MCU_I3C0_SDA.MCU_UART0_RTSn */
 
 &main_pmx0 {
        main_uart0_pins_default: main_uart0_pins_default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721E_IOPAD(0x1f0, PIN_INPUT, 0) /* (AC2) UART0_CTSn */
                        J721E_IOPAD(0x1f4, PIN_OUTPUT, 0) /* (AB1) UART0_RTSn */
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pinctrl-names = "default";
        pinctrl-0 = <&wkup_uart0_pins_default>;
        status = "okay";
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        tps659412: tps659412@48 {
                reg = <0x48>;
                compatible = "ti,tps659412";
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-names = "default";
                pinctrl-0 = <&wkup_i2c0_pins_default>;
                clock-frequency = <400000>;
 
                regulators: regulators {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        /* 3 Phase Buck */
                        buck123_reg: buck123 {
                                /* VDD_CPU */
                                regulator-max-microvolt = <1250000>;
                                regulator-always-on;
                                regulator-boot-on;
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
 
 &wkup_vtm0 {
        vdd-supply-2 = <&buck123_reg>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss0 {
index 2d65e2d..0949caa 100644 (file)
 };
 
 &cbass_main{
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        main_navss {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@40400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x40400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <25000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        mcu-navss {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ringacc@2b800000 {
                        reg =   <0x0 0x2b800000 0x0 0x400000>,
@@ -59,7 +59,7 @@
                                <0x0 0x2a500000 0x0 0x40000>,
                                <0x0 0x28440000 0x0 0x40000>;
                        reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                dma-controller@285c0000 {
                                <0x0 0x28400000 0x0 0x2000>;
                        reg-names = "gcfg", "rchan", "rchanrt", "tchan",
                                            "tchanrt", "rflow";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 
        chipid@43000014 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmsc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_sdhci0 {
 };
 
 &main_sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wiz3_pll1_refclk {
 };
 
 &main_usbss0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb0 {
        dr_mode = "host";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wiz2_pll1_refclk {
 };
 
 &main_usbss1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbss1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb1 {
        dr_mode = "host";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_cpsw {
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_i2c0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_i2c1 {
 };
 
 &mcu_i2c0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_fss0_ospi0_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &fss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &ospi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                partition@3fc0000 {
                        label = "ospi.phypattern";
                        reg = <0x3fc0000 0x40000>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
index a17e61e..4fd6d36 100644 (file)
 };
 
 &wkup_i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_navss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cbass_mcu_wakeup {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        timer1: timer@40400000 {
                compatible = "ti,omap5430-timer";
                reg = <0x0 0x40400000 0x0 0x80>;
                ti,timer-alwon;
                clock-frequency = <250000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        chipid@43000014 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &mcu_navss {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_ringacc {
@@ -60,7 +60,7 @@
                <0x0 0x2a500000 0x0 0x40000>,
                <0x0 0x28440000 0x0 0x40000>;
        reg-names = "rt", "fifos", "proxy_gcfg", "proxy_target", "cfg";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_udmap {
                <0x0 0x28400000 0x0 0x2000>;
        reg-names = "gcfg", "rchan", "rchanrt", "tchan",
                    "tchanrt", "rflow";
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &secure_proxy_main {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sms {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        k3_sysreset: sysreset-controller {
                compatible = "ti,sci-sysreset";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &main_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart8_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_mmc1_pins_default {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_pmx0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_pds {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_clks {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &k3_reset {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_uart8 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mcu_cpsw {
 };
 
 &main_sdhci0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &main_sdhci1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 6a244fb..345e2b8 100644 (file)
@@ -19,7 +19,7 @@
                #address-cells = <2>;
                #size-cells = <2>;
 
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                memorycontroller0: memorycontroller@2990000 {
                        compatible = "ti,j721s2-ddrss";
@@ -35,7 +35,7 @@
                        ti,ddr-fhs-cnt = <DDRSS_PLL_FHS_CNT>;
                        instance = <0>;
 
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
 
                        ti,ctl-data = <
                                DDRSS0_CTL_00_DATA
                        ti,ddr-fhs-cnt = <DDRSS_PLL_FHS_CNT>;
                        instance = <1>;
 
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
 
                        ti,ctl-data = <
                                DDRSS1_CTL_00_DATA
index 9e3bdec..bc61702 100644 (file)
@@ -23,7 +23,7 @@
 
        fs_loader0: fs_loader@0 {
                compatible = "u-boot,fs-loader";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        a72_0: a72@0 {
                ti,sci = <&sms>;
                ti,sci-proc-id = <32>;
                ti,sci-host-id = <10>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_200mhz: dummy_clock_200mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        clk_19_2mhz: dummy_clock_19_2mhz {
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <19200000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &cbass_mcu_wakeup {
        sa3_secproxy: secproxy@44880000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "ti,am654-secure-proxy";
                reg = <0x0 0x44880000 0x0 0x20000>,
                      <0x0 0x44860000 0x0 0x20000>,
                      <0x0 0x2a480000 0x0 0x80000>;
                reg-names = "rt", "scfg", "target_data";
                #mbox-cells = <1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        sysctrler: sysctrler {
                compatible = "ti,am654-system-controller";
                mboxes= <&mcu_secproxy 4>, <&mcu_secproxy 5>, <&sa3_secproxy 5>;
                mbox-names = "tx", "rx", "boot_notify";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        dm_tifs: dm-tifs {
@@ -92,7 +92,7 @@
                mbox-names = "rx", "tx";
                mboxes= <&mcu_secproxy 21>,
                        <&mcu_secproxy 23>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 
 &wkup_pmx0 {
        mcu_uart0_pins_default: mcu-uart0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721S2_WKUP_IOPAD(0x0f8, PIN_INPUT, 0) /* (B24) WKUP_GPIO0_14.MCU_UART0_CTSn */
                        J721S2_WKUP_IOPAD(0x0fc, PIN_OUTPUT, 0) /* (D25) WKUP_GPIO0_15.MCU_UART0_RTSn */
        };
 
        wkup_uart0_pins_default: wkup-uart0-pins-default {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                pinctrl-single,pins = <
                        J721S2_WKUP_IOPAD(0x0d8, PIN_INPUT, 0) /* (E25) WKUP_GPIO0_6.WKUP_UART0_CTSn */
                        J721S2_WKUP_IOPAD(0x0dc, PIN_OUTPUT, 0) /* (F28) WKUP_GPIO0_7.WKUP_UART0_RTSn */
        mbox-names = "tx", "rx", "notify";
        ti,host-id = <4>;
        ti,secure-host;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wkup_uart0 {
index c94165f..970d452 100644 (file)
@@ -5,7 +5,7 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        aliases {
                usb0 = &usb;
@@ -14,7 +14,7 @@
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb_phy {
index e8e7009..05653af 100644 (file)
@@ -5,7 +5,7 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        aliases {
                usb0 = &usb0;
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb0_phy {
index 80f1f60..8e4b36c 100644 (file)
@@ -5,14 +5,14 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 80f1f60..8e4b36c 100644 (file)
@@ -5,14 +5,14 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 1c2f349..22df84b 100644 (file)
@@ -5,12 +5,12 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb_phy {
index f9e1272..26a6e6b 100644 (file)
@@ -3,5 +3,5 @@
  * Copyright (C) 2023 Tony Dinh <mibodhi@gmail.com>
  */
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 7832c9a..6f11852 100644 (file)
 };
 
 &gpio1 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio3 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio4 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio5 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio6 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c1 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c2 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 /delete-node/ &bandgap;
index 7832c9a..6f11852 100644 (file)
 };
 
 &gpio1 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio3 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio4 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio5 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio6 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c1 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c2 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 /delete-node/ &bandgap;
index 89b20be..4744872 100644 (file)
 };
 
 &gpio1 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio3 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio4 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio5 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio6 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c1 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c2 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 /delete-node/ &bandgap;
index e56666e..2c34344 100644 (file)
@@ -27,7 +27,7 @@
 
 &i2c1 {
        clock-frequency = <400000>;
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &i2c2 {
 };
 
 &gpio1 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio2 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio3 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio4 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio5 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 &gpio6 {
-       /delete-property/ u-boot,dm-spl;
+       /delete-property/ bootph-pre-ram;
 };
 
 /delete-node/ &bandgap;
index 3711e42..71a538c 100644 (file)
@@ -4,26 +4,26 @@
  */
 
 &{/soc} {
-       u-boot,dm-spl;
-       u-boot,dm-pre-reloc;
+       bootph-pre-ram;
+       bootph-all;
 };
 
 &crypto {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sec_jr3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index b1f60b1..efa6a05 100644 (file)
@@ -13,7 +13,7 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
@@ -26,7 +26,7 @@
              <0x0 0xff63c000 0x0 0x1000>,
              <0x0 0xff638000 0x0 0x400>;
        reg-names = "vpu", "hhi", "dmc";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &hdmi_tx {
index fb6952f..9f123ab 100644 (file)
@@ -13,7 +13,7 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
@@ -22,7 +22,7 @@
              <0x0 0xc883c000 0x0 0x1000>,
              <0x0 0xc8838000 0x0 0x1000>;
        reg-names = "vpu", "hhi", "dmc";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &hdmi_tx {
index 2ac933a..7c55744 100644 (file)
        spi-flash@0{
                compatible = "jedec,spi-nor";
                reg = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index b44f19f..886a133 100644 (file)
        spi-flash@0{
                compatible = "jedec,spi-nor";
                reg = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
                reg = <0>;
                spi-tx-bus-width = <1>;
                spi-rx-bus-width = <4>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index b14b1d4..b37049a 100644 (file)
@@ -5,25 +5,25 @@
  */
 
 &topckgen {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pericfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &apmixedsys {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &snfi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 832c16d..b9fd499 100644 (file)
@@ -5,25 +5,25 @@
  */
 
 &topckgen {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &topckgen {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pericfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &apmixedsys {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index c17e82a..4117047 100644 (file)
@@ -6,37 +6,37 @@
  */
 
 &infracfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pericfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mcucfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dramc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &apmixedsys {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &topckgen {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &snfi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index f2e4e95..82f6a34 100644 (file)
 
 &pinctrl {
        state_default: pinmux_conf {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                mux {
                        function = "jtag";
                        groups = "ephy_leds_jtag";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -84,7 +84,7 @@
        spi-flash@0{
                compatible = "jedec,spi-nor";
                reg = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
@@ -98,7 +98,7 @@
                reg = <0>;
                spi-tx-bus-width = <1>;
                spi-rx-bus-width = <4>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index 3089371..2c8ef14 100644 (file)
@@ -36,7 +36,7 @@
                compatible = "fixed-clock";
                clock-frequency = <13000000>;
                #clock-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hwver: hwver {
@@ -61,7 +61,7 @@
                interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&gpt_clk>;
                clock-names = "gpt-clk";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        watchdog: watchdog@1001c000 {
@@ -87,7 +87,7 @@
                compatible = "mediatek,mt7981-fixed-plls";
                reg = <0x1001e000 0x1000>;
                #clock-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        topckgen: topckgen@1001b000 {
@@ -95,7 +95,7 @@
                reg = <0x1001b000 0x1000>;
                clock-parent = <&fixed_plls>;
                #clock-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        infracfg_ao: infracfg_ao@10001000 {
                reg = <0x10001000 0x80>;
                clock-parent = <&infracfg>;
                #clock-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        infracfg: infracfg@10001000 {
                reg = <0x10001000 0x30>;
                clock-parent = <&topckgen>;
                #clock-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pinctrl: pinctrl@11d00000 {
                                         <&infracfg CK_INFRA_UART>;
                mediatek,force-highspeed;
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        uart1: serial@11003000 {
index 95671f8..096b973 100644 (file)
@@ -5,29 +5,29 @@
  */
 
 &topckgen {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pericfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &apmixedsys {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &snand {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 794ab1f..30b5a89 100644 (file)
@@ -55,7 +55,7 @@
                clock-frequency = <12000000>;
                #clock-cells = <0>;
                /* must need this line, or uart uanable to get dummy_clk */
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hwver: hwver {
@@ -80,7 +80,7 @@
                interrupts = <GIC_SPI 130 IRQ_TYPE_LEVEL_HIGH>;
                clocks = <&infracfg CK_INFRA_CK_F26M>;
                clock-names = "gpt-clk";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        watchdog: watchdog@1001c000 {
                                         <&infracfg CK_INFRA_PWM>;
                clock-names = "top", "main", "pwm1", "pwm2";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        uart0: serial@11002000 {
                                         <&infracfg CK_INFRA_UART>;
                mediatek,force-highspeed;
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        uart1: serial@11003000 {
index 3c0d843..07312dd 100644 (file)
@@ -5,21 +5,21 @@
  */
 
 &infracfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &topckgen_ {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &topckgen_cg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &apmixedsys {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index db4bf39..6d20a44 100644 (file)
@@ -4,31 +4,31 @@
 
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                internal-regs {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 #ifdef CONFIG_ARMADA_375
 /* Armada 375 has multiple timers, use timer1 here */
 &timer1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 #else
 &timer {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 #endif
 
 #ifdef CONFIG_SPL_SPI
 &spi0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 #endif
 
index 96d8ac5..7366ff5 100644 (file)
@@ -9,74 +9,74 @@
 
 /{
        ocp@68000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                bandgap@48002524 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        reg-shift = <2>;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        reg-shift = <2>;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        reg-shift = <2>;
 };
 
 &mmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &l4_core {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        clock-frequency = <100000>;
 };
index 5a1c7bc..720e79b 100644 (file)
        };
 
        ocp {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                ocp2scp@4a080000 {
                        compatible = "ti,omap-ocp2scp", "simple-bus";
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                ocp2scp@4a090000 {
                };
 
                bandgap@4a0021e0 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &uart1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        reg-shift = <2>;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        reg-shift = <2>;
 };
 
 &mmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &mmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &l4_cfg {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &scm_conf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        m25p80@0 {
                compatible = "jedec,spi-nor";
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio6 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 #else /* OMAP54XX */
index 7c2dfb4..516e52e 100644 (file)
        wdt-reboot {
                compatible = "wdt-reboot";
                wdt = <&wdog1>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &pinctrl_uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2_gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl_wdog {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio5 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usdhc3 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &wdog1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 1325e0c..e04766a 100644 (file)
 };
 
 &emmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc_cmd {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc_bus8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /*
         * The Qseven BIOS_DISABLE signal on the PX30-µQ7 keeps the on-module
         * the SPL has been booted from SD Card.
         */
        bios-disable-override-hog {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pcfg_pull_none_8ma {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pcfg_pull_up_8ma {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_det {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        clock-frequency = <24000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 462eaf6..046da02 100644 (file)
@@ -16,7 +16,7 @@
        };
 
        dmc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "rockchip,px30-dmc", "syscon";
                reg = <0x0 0xff2a0000 0x0 0x1000>;
        };
 
 &uart2 {
        clock-frequency = <24000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart5 {
        clock-frequency = <24000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /* mmc to sram can't do dma, prevent aborts transferring TF-A parts */
        u-boot,spl-fifo-mode;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /* mmc to sram can't do dma, prevent aborts transferring TF-A parts */
        u-boot,spl-fifo-mode;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &xin24m {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        /delete-property/ assigned-clocks;
        /delete-property/ assigned-clock-rates;
 };
 
 &pmucru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        /delete-property/ assigned-clocks;
        /delete-property/ assigned-clock-rates;
 };
 
 &saradc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &gpio0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 6edc69d..0850ae5 100644 (file)
@@ -56,7 +56,7 @@
                        reg = <0x1800000 0x60000>;
                        #clock-cells = <1>;
                        #reset-cells = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                rng: rng@22000 {
@@ -71,7 +71,7 @@
                        reg = <0x1800000 0x60000>;
                        #clock-cells = <1>;
                        #reset-cells = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                soc_gpios: pinctrl@1000000 {
@@ -81,7 +81,7 @@
                        gpio-count = <100>;
                        gpio-bank-name="soc";
                        #gpio-cells = <2>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                blsp1_uart1: serial@78af000 {
@@ -90,7 +90,7 @@
                        clock = <&gcc GCC_BLSP1_UART1_APPS_CLK>;
                        bit-rate = <0xFF>;
                        status = "disabled";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                blsp1_spi1: spi@78b5000 {
                        #address-cells = <1>;
                        #size-cells = <0>;
                        status = "disabled";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                mdio: mdio@90000 {
index c73d71e..b4c5f3f 100644 (file)
@@ -7,18 +7,18 @@
 
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pinctrl_north@1300000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                clock-controller@1800000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                serial@78b1000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 5b176a9..0ae9f91 100644 (file)
@@ -13,7 +13,7 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        leds {
 };
 
 &ostm0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scif2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock = <66666666>;     /* ToDo: Replace by DM clock driver */
 };
 
 &scif2_pins {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usbhs0 {
index f826c41..cddffe8 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /delete-node/ &audma0;
index 6fab78e..3b34f82 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /delete-node/ &audma0;
index 74758df..e862870 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /delete-node/ &audma0;
index fecf7e7..28b8b60 100644 (file)
@@ -9,7 +9,7 @@
 #include "r8a7790-u-boot.dtsi"
 
 &scif0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 1396764..85bcb78 100644 (file)
@@ -9,7 +9,7 @@
 #include "r8a7790-u-boot.dtsi"
 
 &scifa0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 87dbcaf..45e2fa6 100644 (file)
@@ -8,13 +8,13 @@
 #include "r8a779x-u-boot.dtsi"
 
 &usb_extal_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pfc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 4a98528..c5a1332 100644 (file)
@@ -9,7 +9,7 @@
 #include "r8a7791-u-boot.dtsi"
 
 &scif0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 82051be..bfec1fc 100644 (file)
@@ -9,7 +9,7 @@
 #include "r8a7791-u-boot.dtsi"
 
 &scif0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c6 {
index 7a99380..7143ffc 100644 (file)
@@ -8,13 +8,13 @@
 #include "r8a779x-u-boot.dtsi"
 
 &usb_extal_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pfc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 30b2704..1f33df8 100644 (file)
@@ -13,5 +13,5 @@
 };
 
 &scif0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index bb72d5e..214cfde 100644 (file)
@@ -8,9 +8,9 @@
 #include "r8a779x-u-boot.dtsi"
 
 &pfc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index a35d35c..dd0932c 100644 (file)
@@ -9,7 +9,7 @@
 #include "r8a7793-u-boot.dtsi"
 
 &scif0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 4858b17..fb94746 100644 (file)
@@ -8,13 +8,13 @@
 #include "r8a779x-u-boot.dtsi"
 
 &usb_extal_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pfc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 29b0e32..0a39039 100644 (file)
@@ -38,7 +38,7 @@
 };
 
 &scif2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 179753d..3fcb535 100644 (file)
@@ -9,7 +9,7 @@
 #include "r8a7794-u-boot.dtsi"
 
 &scif2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 84c7b31..53b54c8 100644 (file)
@@ -8,13 +8,13 @@
 #include "r8a779x-u-boot.dtsi"
 
 &usb_extal_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pfc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index d94ad91..ba7cf52 100644 (file)
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c_dvfs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index 2306c7b..92907ea 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 / {
index ff00ccd..e371cde 100644 (file)
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c_dvfs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
                compatible = "rohm,br24t01", "atmel,24c01";
                reg = <0x50>;
                pagesize = <8>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index 79a54f3..2a9f0aa 100644 (file)
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c_dvfs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index f64e5a4..15a9147 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 / {
index 1e9e8b8..79042b2 100644 (file)
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c_dvfs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
                compatible = "rohm,br24t01", "atmel,24c01";
                reg = <0x50>;
                pagesize = <8>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index 4272ecc..e5421f9 100644 (file)
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c_dvfs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index c4abcc5..54107d1 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 / {
index d9c680b..969911d 100644 (file)
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &i2c_dvfs {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
                compatible = "rohm,br24t01", "atmel,24c01";
                reg = <0x50>;
                pagesize = <8>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index 614caa9..d252c2e 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 / {
index 54f01c9..9f7bf49 100644 (file)
@@ -8,7 +8,7 @@
 #include "r8a779x-u-boot.dtsi"
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 / {
index 55699ba..fc1c4a7 100644 (file)
@@ -12,7 +12,7 @@
        sysinfo {
                compatible = "renesas,rcar-sysinfo";
                i2c-eeprom = <&sysinfo_eeprom>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
        compatible = "renesas,iic-r8a77990",
                     "renesas,rcar-gen3-iic",
                     "renesas,rmobile-iic";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        sysinfo_eeprom: eeprom@50 {
                compatible = "rohm,br24t01", "atmel,24c01";
                reg = <0x50>;
                pagesize = <8>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
index 9f2772a..2b6d6ef 100644 (file)
@@ -21,5 +21,5 @@
 };
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index a6bf751..001ac59 100644 (file)
@@ -7,18 +7,18 @@
 
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &cpg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &extal_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &prr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 754800c..ef7e020 100644 (file)
@@ -1,13 +1,13 @@
 #include "rk3036-u-boot.dtsi"
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index e0aa929..4474be9 100644 (file)
@@ -9,7 +9,7 @@
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dmc {
@@ -27,7 +27,7 @@
 &mmc0 {
        fifo-mode;
        max-frequency = <4000000>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
        u-boot,spl-fifo-mode;
 };
 
@@ -41,9 +41,9 @@
 
 &timer2 {
        clock-frequency = <24000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8b16bbe..2f20cac 100644 (file)
@@ -3,5 +3,5 @@
 #include "rk3128-u-boot.dtsi"
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 4a98e24..6d1965e 100644 (file)
@@ -6,14 +6,14 @@
        dmc: dmc@20004000 {
                compatible = "rockchip,rk3128-dmc", "syscon";
                reg = <0x0 0x20004000 0x0 0x1000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 9c9016d..fe6aba7 100644 (file)
 
        config {
                u-boot,boot-led = "rock:red:power";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &cru {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &dmc {
 };
 
 &pinctrl {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &timer3 {
        compatible = "rockchip,rk3368-timer", "rockchip,rk3288-timer";
        clock-frequency = <24000000>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index b65149c..4a4e4cc 100644 (file)
@@ -20,9 +20,9 @@
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 79c41e4..aea9175 100644 (file)
                rockchip,grf = <&grf>;
                rockchip,msch = <&service_msch>;
                rockchip,sram = <&ddr_sram>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        service_msch: syscon@31090000 {
                compatible = "rockchip,rk3228-msch", "syscon";
                reg = <0x31090000 0x2000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
@@ -48,7 +48,7 @@
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
index c8f5120..686ed2c 100644 (file)
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_pwr {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index cc84d7c..644198a 100644 (file)
@@ -7,19 +7,19 @@
 
 / {
        config {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                u-boot,boot-led = "firefly:green:power";
        };
 
        leds {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                work {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                power {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pcfg_pull_up_drv_12ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_pwr {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 2a74fdd..43cb48b 100644 (file)
@@ -6,10 +6,10 @@
 #include "rk3288-u-boot.dtsi"
 / {
        leds {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                work {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_pwr {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 30f4cb1..383b383 100644 (file)
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        rk818: pmic@1c {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                regulators {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 3782253..57d6026 100644 (file)
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_pwr {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 538607d..86da1f4 100644 (file)
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 509f789..ea4a6e0 100644 (file)
 };
 
 &gpio7 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index a177fca..b4c5483 100644 (file)
 };
 
 &emmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &emmc_clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &emmc_cmd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &emmc_pwr {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &emmc_bus8 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 56d10c8..0cf1b69 100644 (file)
@@ -6,7 +6,7 @@
 #include "rk3288-u-boot.dtsi"
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        rockchip,pctl-timing = <0x215 0xc8 0x0 0x35 0x26 0x2 0x70 0x2000d
                0x6 0x0 0x8 0x4 0x17 0x24 0xd 0x6
                0x4 0x8 0x4 0x76 0x4 0x0 0x30 0x0
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2_xfer {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio7 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &vcc_sd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_none_drv_8ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_up_drv_8ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_none {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_up {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_cd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_clk {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc_pwr {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index e411445..1894162 100644 (file)
                rockchip,pmu = <&pmu>;
                rockchip,sgrf = <&sgrf>;
                rockchip,sram = <&ddr_sram>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        noc: syscon@ffac0000 {
                compatible = "rockchip,rk3288-noc", "syscon";
                reg = <0xffac0000 0x2000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio7 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sgrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
 };
 
 &vopb {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vopl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 251fbde..90ce9e1 100644 (file)
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 21e1aec..ab564e7 100644 (file)
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio7 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rk808 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &spi2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &spi_flash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 7730d17..8f50bfe 100644 (file)
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index c6ea746..d15ba94 100644 (file)
@@ -11,7 +11,7 @@
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <24000000>;
        status = "okay";
 };
index ffbe742..97d922c 100644 (file)
@@ -11,7 +11,7 @@
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <24000000>;
        status = "okay";
 };
index ab5bfc2..c8451b2 100644 (file)
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
        /* mmc to sram can't do dma, prevent aborts transferring TF-A parts */
        u-boot,spl-fifo-mode;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &saradc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index 16c3373..04028bf 100644 (file)
@@ -20,7 +20,7 @@
        };
 
        dmc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "rockchip,px30-dmc", "syscon";
                reg = <0x0 0xff2a0000 0x0 0x1000>;
        };
@@ -34,7 +34,7 @@
 
 /* U-Boot clk driver for px30 cannot set GPU_CLK */
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        assigned-clocks = <&cru PLL_NPLL>,
                <&cru ACLK_BUS_PRE>, <&cru ACLK_PERI_PRE>,
                <&cru HCLK_BUS_PRE>, <&cru HCLK_PERI_PRE>,
 };
 
 &gpio0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmucru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &saradc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /* mmc to sram can't do dma, prevent aborts transferring TF-A parts */
        u-boot,spl-fifo-mode;
 };
 
 &sfc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &{/spi@ff3a0000/flash@0} {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
        clock-frequency = <24000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
        clock-frequency = <24000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &xin24m {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8db5e55..78d37ab 100644 (file)
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc0m1_pin {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_up_4ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 /* Need this and all the pinctrl/gpio stuff above to set pinmux */
 &vcc_sd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gmac2io {
index 20a6213..27a454f 100644 (file)
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc0m1_pin {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_up_4ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb_host0_xhci {
@@ -64,5 +64,5 @@
 
 /* Need this and all the pinctrl/gpio stuff above to set pinmux */
 &vcc_sd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 9d557eb..088e21c 100644 (file)
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc0m1_pin {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_up_4ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb_host0_xhci {
@@ -52,5 +52,5 @@
 
 /* Need this and all the pinctrl/gpio stuff above to set pinmux */
 &vcc_sd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3c3b137..c20a99a 100644 (file)
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pinctrl {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc0m1_pin {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pcfg_pull_up_4ma {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb_host0_xhci {
 
 /* Need this and all the pinctrl/gpio stuff above to set pinmux */
 &vcc_sd {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &spi0 {
        spi_flash: spiflash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index d4a7540..668f8ca 100644 (file)
@@ -17,7 +17,7 @@
        };
 
        dmc: dmc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "rockchip,rk3328-dmc";
                reg = <0x0 0xff400000 0x0 0x1000
                       0x0 0xff780000 0x0 0x3000
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <24000000>;
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /* mmc to sram can't do dma, prevent aborts transfering TF-A parts */
        u-boot,spl-fifo-mode;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /* mmc to sram can't do dma, prevent aborts transfering TF-A parts */
        u-boot,spl-fifo-mode;
@@ -71,5 +71,5 @@
 };
 
 &spi0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 0b724fa..cfc8b93 100644 (file)
@@ -6,30 +6,30 @@
 #include "rk3368-u-boot.dtsi"
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &service_msch {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 7826d1e..a3c2b70 100644 (file)
 };
 
 &gpio2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &service_msch {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /*
         * Validation of throughput using SPEC2000 shows the following
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sgrf {
-        u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &spi1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        spiflash: w25q32dw@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &timer0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <24000000>;
        status = "okay";
 };
index 264fb7a..0ddb0d8 100644 (file)
@@ -12,7 +12,7 @@
 };
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /*
         * PX5-evb(2GB) need to use CBRD mode, or else the dram is not correct
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &service_msch {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sgrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc {
        /* mmc to sram can't do dma, prevent aborts transferring TF-A parts */
        u-boot,spl-fifo-mode;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <24000000>;
        status = "okay";
 };
index 0b724fa..cfc8b93 100644 (file)
@@ -6,30 +6,30 @@
 #include "rk3368-u-boot.dtsi"
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &service_msch {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 5e39b14..dfce63e 100644 (file)
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rk808 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &tcphy1 {
@@ -39,7 +39,7 @@
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        bus-width = <4>;
        cap-mmc-highspeed;
        cap-sd-highspeed;
index 33734e9..b1604a6 100644 (file)
@@ -61,5 +61,5 @@
 };
 
 &spi_flash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index fd87102..ea7a5a1 100644 (file)
 
 &sdhci {
        max-frequency = <25000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
        max-frequency = <20000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &spiflash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdd_log {
index 1dad283..347243f 100644 (file)
 
 &sdhci {
        max-frequency = <25000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
        max-frequency = <20000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 088861d..2b3ea6d 100644 (file)
 };
 
 &gpio1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpio3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /*
         * The Qseven BIOS_DISABLE signal on the RK3399-Q7 keeps the on-module
@@ -75,7 +75,7 @@
         * eMMC and SPI after the SPL has been booted from SD Card.
         */
        bios_disable_override {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                gpios = <RK_PD5 GPIO_ACTIVE_LOW>;
                output-high;
                line-name = "bios_disable_override";
 };
 
 &gpio4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &norflash {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pcfg_pull_none {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pcfg_pull_up {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_bus4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_cmd {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index e3c9364..f85e7b6 100644 (file)
@@ -42,7 +42,7 @@
 
 &spi1 {
        spi_flash: flash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index 37dff04..32a83b2 100644 (file)
@@ -17,7 +17,7 @@
 
 &spi1 {
        spi_flash: flash@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index 8a0b180..e677ae6 100644 (file)
        };
 
        cic: syscon@ff620000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "rockchip,rk3399-cic", "syscon";
                reg = <0x0 0xff620000 0x0 0x100>;
        };
 
        dfi: dfi@ff630000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                reg = <0x00 0xff630000 0x00 0x4000>;
                compatible = "rockchip,rk3399-dfi";
                rockchip,pmu = <&pmugrf>;
@@ -36,7 +36,7 @@
        };
 
        dmc: dmc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "rockchip,rk3399-dmc";
                devfreq-events = <&dfi>;
                interrupts = <GIC_SPI 1 IRQ_TYPE_LEVEL_HIGH 0>;
@@ -53,7 +53,7 @@
        };
 
        pmusgrf: syscon@ff330000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "rockchip,rk3399-pmusgrf", "syscon";
                reg = <0x0 0xff330000 0x0 0xe3d4>;
        };
 #endif /* CONFIG_ROCKCHIP_SPI_IMAGE && CONFIG_HAS_ROM */
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &emmc_phy {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmucru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdhci {
        max-frequency = <200000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        /* mmc to sram can't do dma, prevent aborts transferring TF-A parts */
        u-boot,spl-fifo-mode;
 };
 
 &spi1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vopb {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vopl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 17503d3..382a52a 100644 (file)
@@ -18,6 +18,6 @@
 
 &uart2 {
        clock-frequency = <24000000>;
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
index ccb8db0..580e576 100644 (file)
 
        dmc: dmc {
                compatible = "rockchip,rk3568-dmc";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "okay";
        };
 };
 
 &cru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &pmucru {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &pmugrf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &sdhci {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
 
 &sdmmc0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        status = "okay";
 };
index e67432f..f50bacd 100644 (file)
@@ -4,7 +4,7 @@
        noc: syscon@10128000 {
                compatible = "rockchip,rk3188-noc", "syscon";
                reg = <0x10128000 0x2000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        dmc: dmc@20020000 {
                rockchip,grf = <&grf>;
                rockchip,pmu = <&pmu>;
                rockchip,noc = <&noc>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
index 6a2098b..ccf2d8b 100644 (file)
@@ -6,5 +6,5 @@
 #include "rockchip-u-boot.dtsi"
 
 &grf {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index bc77037..5e34827 100644 (file)
 
        dmc {
                compatible = "rockchip,rv1126-dmc";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &gpio0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &gpio1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &grf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmu {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmugrf {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &xin24m {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &cru {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &pmucru {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &emmc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index da1c3b0..84416fc 100644 (file)
@@ -9,12 +9,12 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &cpg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ehci0 {
 };
 
 &extal_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &extalr_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pfc {
@@ -41,7 +41,7 @@
 };
 
 &prr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rpc {
index 3027cd4..d83eb52 100644 (file)
@@ -95,7 +95,7 @@
                compatible = "nexell,nexell-display";
                reg = <0xc0102800 0x100>;
                index = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                status = "disabled";
        };
 
        pinctrl@C0010000 {
                compatible = "nexell,s5pxx18-pinctrl";
                reg = <0xc0010000 0xf000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        uart0:uart@c00a1000 {
index 3c3396b..d21baf1 100644 (file)
@@ -5,7 +5,7 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                gmac:  ethernet@e0220000 {
                        compatible = "actions,s700-ethernet";
@@ -33,9 +33,9 @@
 };
 
 &uart3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cmu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index a95f2cc..4f47486 100644 (file)
@@ -4,14 +4,14 @@
 
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &uart5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cmu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8c63ed8..fd2afa8 100644 (file)
@@ -7,74 +7,74 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        ahb {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        pinctrl {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
 };
 
 &clk32 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dbgu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_rc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_xtal {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_dbgu {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pioA {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pioB {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &slow_xtal {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &slow_rc_osc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 187c2ff..dd6468e 100644 (file)
@@ -32,7 +32,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                usb1: ohci@400000 {
                        compatible = "atmel,at91rm9200-ohci", "usb-ohci";
@@ -70,7 +70,7 @@
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        hlcdc: hlcdc@f0000000 {
                                compatible = "atmel,at91sam9x5-hlcdc";
                                reg = <0xf0014000 0x160>;
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main: mainck {
                                        compatible = "atmel,at91sam9x5-clk-main";
                                        #clock-cells = <0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                plla: pllack@0 {
                                        atmel,clk-input-range = <12000000 12000000>;
                                        #atmel,pll-clk-output-range-cells = <4>;
                                        atmel,pll-clk-output-ranges = <600000000 1200000000 0 0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                plladiv: plladivck {
                                        #clock-cells = <0>;
                                        clocks = <&main>;
                                        regmap-sfr = <&sfr>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                mck: masterck {
                                        clocks = <&main>, <&plladiv>, <&utmi>;
                                        atmel,clk-output-range = <124000000 166000000>;
                                        atmel,clk-divisors = <1 2 4 3>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                h32ck: h32mxck {
                                        #clock-cells = <0>;
                                        compatible = "atmel,sama5d4-clk-h32mx";
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&h32ck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        macb0_clk: macb0_clk@5 {
                                                #clock-cells = <0>;
                                                #clock-cells = <0>;
                                                reg = <18>;
                                                atmel,clk-output-range = <0 83000000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        flx0_clk: flx0_clk@19 {
                                                #clock-cells = <0>;
                                                reg = <24>;
                                                atmel,clk-output-range = <0 83000000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        uart1_clk: uart1_clk@25 {
                                                #clock-cells = <0>;
                                                reg = <25>;
                                                atmel,clk-output-range = <0 83000000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        uart2_clk: uart2_clk@26 {
                                                #clock-cells = <0>;
                                                reg = <26>;
                                                atmel,clk-output-range = <0 83000000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        uart3_clk: uart3_clk@27 {
                                                #clock-cells = <0>;
                                                reg = <33>;
                                                atmel,clk-output-range = <0 83000000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        spi1_clk: spi1_clk@34 {
                                                #clock-cells = <0>;
                                                reg = <35>;
                                                atmel,clk-output-range = <0 83000000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        tcb1_clk: tcb1_clk@36 {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        dma0_clk: dma0_clk@6 {
                                                #clock-cells = <0>;
                                        sdmmc0_hclk: sdmmc0_hclk@31 {
                                                #clock-cells = <0>;
                                                reg = <31>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        sdmmc1_hclk: sdmmc1_hclk@32 {
                                                #clock-cells = <0>;
                                                reg = <32>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        lcdc_clk: lcdc_clk@45 {
                                        qspi0_clk: qspi0_clk@52 {
                                                #clock-cells = <0>;
                                                reg = <52>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        qspi1_clk: qspi1_clk@53 {
                                                #clock-cells = <0>;
                                                reg = <53>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
 
                                        #size-cells = <0>;
                                        interrupt-parent = <&pmc>;
                                        clocks = <&main>, <&plla>, <&utmi>, <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        sdmmc0_gclk: sdmmc0_gclk@31 {
                                                #clock-cells = <0>;
                                                reg = <31>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        sdmmc1_gclk: sdmmc1_gclk@32 {
                                                #clock-cells = <0>;
                                                reg = <32>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
 
                                        tcb0_gclk: tcb0_gclk@35 {
                                clock-names = "t0_clk", "gclk", "slow_clk";
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                timer0: timer@0 {
                                        compatible = "atmel,tcb-timer";
                                        reg = <0>, <1>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
 
                                clocks = <&pioA_clk>;
                                gpio-controller;
                                #gpio-cells = <2>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
                };
        };
index f920077..d0c3b75 100644 (file)
@@ -63,7 +63,7 @@
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_qspi1_sck_cs_default &pinctrl_qspi1_dat_default>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                spi_flash@0 {
                                        compatible = "jedec,spi-nor";
@@ -71,7 +71,7 @@
                                        spi-max-frequency = <50000000>;
                                        spi-rx-bus-width = <4>;
                                        spi-tx-bus-width = <4>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
 
                                        pinmux = <PIN_PB5__QSPI1_SCK>,
                                                 <PIN_PB6__QSPI1_CS>;
                                        bias-disable;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                pinctrl_qspi1_dat_default: qspi1_dat_default {
                                                 <PIN_PB9__QSPI1_IO2>,
                                                 <PIN_PB10__QSPI1_IO3>;
                                        bias-pull-up;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
                };
index 42c30e9..4c03a30 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                apb {
                        compatible = "simple-bus";
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        mmc0: mmc@f0000000 {
                                compatible = "atmel,hsmci";
                        };
 
                        pinctrl@fffff200 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #address-cells = <1>;
                                #size-cells = <1>;
                                compatible = "atmel,sama5d3-pinctrl", "atmel,at91sam9x5-pinctrl", "simple-bus";
                                };
 
                                dbgu {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_dbgu: dbgu-0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOB 30 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PB30 periph A */
                                                         AT91_PIOB 31 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;      /* PB31 periph A with pullup */
                                };
 
                                mmc0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_mmc0_clk_cmd_dat0: mmc0_clk_cmd_dat0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOD 9 AT91_PERIPH_A AT91_PINCTRL_NONE    /* PD9 periph A MCI0_CK */
                                                         AT91_PIOD 0 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD0 periph A MCI0_CDA with pullup */
                                                         AT91_PIOD 1 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;       /* PD1 periph A MCI0_DA0 with pullup */
                                        };
                                        pinctrl_mmc0_dat1_3: mmc0_dat1_3 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOD 2 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD2 periph A MCI0_DA1 with pullup */
                                                         AT91_PIOD 3 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD3 periph A MCI0_DA2 with pullup */
                                                         AT91_PIOD 4 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;       /* PD4 periph A MCI0_DA3 with pullup */
                                        };
                                        pinctrl_mmc0_dat4_7: mmc0_dat4_7 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOD 5 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD5 periph A MCI0_DA4 with pullup, conflicts with TIOA0, PWMH2 */
                                                         AT91_PIOD 6 AT91_PERIPH_A AT91_PINCTRL_PULL_UP /* PD6 periph A MCI0_DA5 with pullup, conflicts with TIOB0, PWML2 */
                                };
 
                                mmc1 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOB 24 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PB24 periph A MCI1_CK, conflicts with GRX5 */
                                                         AT91_PIOB 19 AT91_PERIPH_A AT91_PINCTRL_PULL_UP        /* PB19 periph A MCI1_CDA with pullup, conflicts with GTX4 */
                                                         AT91_PIOB 20 AT91_PERIPH_A AT91_PINCTRL_PULL_UP>;      /* PB20 periph A MCI1_DA0 with pullup, conflicts with GTX5 */
                                        };
                                        pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOB 21 AT91_PERIPH_A AT91_PINCTRL_PULL_UP        /* PB21 periph A MCI1_DA1 with pullup, conflicts with GTX6 */
                                                         AT91_PIOB 22 AT91_PERIPH_A AT91_PINCTRL_PULL_UP        /* PB22 periph A MCI1_DA2 with pullup, conflicts with GTX7 */
                                };
 
                                spi0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_spi0: spi0-0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOD 10 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PD10 periph A SPI0_MISO pin */
                                                         AT91_PIOD 11 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PD11 periph A SPI0_MOSI pin */
                                };
 
                                spi1 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_spi1: spi1-0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOC 22 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PC22 periph A SPI1_MISO pin */
                                                         AT91_PIOC 23 AT91_PERIPH_A AT91_PINCTRL_NONE   /* PC23 periph A SPI1_MOSI pin */
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioA_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioB: gpio@fffff400 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioB_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioC: gpio@fffff600 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioC_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioD: gpio@fffff800 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioD_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioE: gpio@fffffa00 {
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioE_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pmc: pmc@fffffc00 {
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_rc_osc: main_rc_osc {
                                        compatible = "atmel,at91sam9x5-clk-main-rc-osc";
                                        interrupts = <AT91_PMC_LOCKU>;
                                        clocks = <&main>;
                                        regmap-sfr = <&sfr>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                mck: masterck {
                                        clocks = <&clk32k>, <&main>, <&plladiv>, <&utmi>;
                                        atmel,clk-output-range = <0 166000000>;
                                        atmel,clk-divisors = <1 2 4 3>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        dbgu_clk: dbgu_clk@2 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <2>;
                                        };
                                        };
 
                                        pioA_clk: pioA_clk@6 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <6>;
                                        };
 
                                        pioB_clk: pioB_clk@7 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <7>;
                                        };
 
                                        pioC_clk: pioC_clk@8 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <8>;
                                        };
 
                                        pioD_clk: pioD_clk@9 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <9>;
                                        };
 
                                        pioE_clk: pioE_clk@10 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <10>;
                                        };
                                        };
 
                                        mci0_clk: mci0_clk@21 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <21>;
                                        };
 
                                        mci1_clk: mci1_clk@22 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <22>;
                                        };
 
                                        spi0_clk: spi0_clk@24 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <24>;
                                                atmel,clk-output-range = <0 133000000>;
                                        };
 
                                        spi1_clk: spi1_clk@25 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <25>;
                                                atmel,clk-output-range = <0 133000000>;
                                reg = <0xfffffe30 0xf>;
                                interrupts = <3 IRQ_TYPE_LEVEL_HIGH 5>;
                                clocks = <&mck>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        watchdog@fffffe40 {
index b3df9af..865e3fa 100644 (file)
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_lcd_base &pinctrl_lcd_pwm &pinctrl_lcd_rgb888_alt>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                display-timings {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        800x480 {
                                                clock-frequency = <24000000>;
                                                hactive = <800>;
@@ -31,7 +31,7 @@
                                                vfront-porch = <22>;
                                                vback-porch = <21>;
                                                vsync-len = <5>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
index 906f3ce..3dd9bf8 100644 (file)
@@ -12,7 +12,7 @@
        compatible = "atmel,sama5d3xmb", "atmel,sama5d3xcm", "atmel,sama5d3", "atmel,sama5";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
@@ -22,7 +22,7 @@
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_mmc0_clk_cmd_dat0 &pinctrl_mmc0_dat1_3 &pinctrl_mmc0_cd>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                slot@0 {
                                        reg = <0>;
                                        bus-width = <4>;
 
                        spi0: spi@f0004000 {
                                dmas = <0>, <0>;        /*  Do not use DMA for spi0 */
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                spi_flash@0 {
                                        compatible = "jedec,spi-nor";
                                        spi-max-frequency = <50000000>;
                                        reg = <0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
 
                                pinctrl-names = "default";
                                pinctrl-0 = <&pinctrl_mmc1_clk_cmd_dat0 &pinctrl_mmc1_dat1_3 &pinctrl_mmc1_cd>;
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                slot@0 {
                                        reg = <0>;
                                        bus-width = <4>;
 
                        pinctrl@fffff200 {
                                board {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_mmc0_cd: mmc0_cd {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOD 17 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>; /* PD17 GPIO with pullup deglitch */
                                        };
 
                                        pinctrl_mmc1_cd: mmc1_cd {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOD 18 AT91_PERIPH_GPIO AT91_PINCTRL_PULL_UP_DEGLITCH>; /* PD18 GPIO with pullup deglitch */
                                        };
                        dbgu: serial@ffffee00 {
                                dmas = <0>, <0>;        /*  Do not use DMA for dbgu */
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        watchdog@fffffe40 {
index c6bf0f5..098209c 100644 (file)
@@ -11,7 +11,7 @@
        compatible = "atmel,sama5d3xmb", "atmel,sama5d3xcm", "atmel,sama5d3", "atmel,sama5";
 
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                stdout-path = &dbgu;
        };
 
                        dbgu: serial@ffffee00 {
                                dmas = <0>, <0>;        /*  Do not use DMA for dbgu */
                                status = "okay";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        watchdog@fffffe40 {
index e1df24c..5e2c9a1 100644 (file)
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                usb0: gadget@00400000 {
                        #address-cells = <1>;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        ranges;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        hlcdc: hlcdc@f0000000 {
                                compatible = "atmel,at91sam9x5-hlcdc";
                                #address-cells = <1>;
                                #size-cells = <0>;
                                #interrupt-cells = <1>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                main_rc_osc: main_rc_osc {
                                        compatible = "atmel,at91sam9x5-clk-main-rc-osc";
                                        interrupt-parent = <&pmc>;
                                        interrupts = <AT91_PMC_MOSCSELS>;
                                        clocks = <&main_rc_osc &main_osc>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                plla: pllack@0 {
                                        interrupt-parent = <&pmc>;
                                        interrupts = <AT91_PMC_LOCKU>;
                                        clocks = <&main>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                mck: masterck {
                                        #clock-cells = <0>;
                                        compatible = "atmel,sama5d4-clk-h32mx";
                                        clocks = <&mck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                usb: usbck {
                                        compatible = "atmel,at91rm9200-clk-system";
                                        #address-cells = <1>;
                                        #size-cells = <0>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        ddrck: ddrck@2 {
                                                #clock-cells = <0>;
                                        #address-cells = <1>;
                                        #size-cells = <0>;
                                        clocks = <&h32ck>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
 
                                        pioD_clk: pioD_clk@5 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <5>;
                                        };
                                        };
 
                                        pioA_clk: pioA_clk@23 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <23>;
                                        };
 
                                        pioB_clk: pioB_clk@24 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <24>;
                                        };
 
                                        pioC_clk: pioC_clk@25 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <25>;
                                        };
 
                                        pioE_clk: pioE_clk@26 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <26>;
                                        };
                                        };
 
                                        usart3_clk: usart3_clk@30 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <30>;
                                        };
                                        };
 
                                        mci1_clk: mci1_clk@36 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <36>;
                                        };
 
                                        spi0_clk: spi0_clk@37 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                #clock-cells = <0>;
                                                reg = <37>;
                                        };
                                interrupt-controller;
                                #interrupt-cells = <2>;
                                clocks = <&pioC_clk>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                        };
 
                        pioD: gpio@fc068000 {
                        };
 
                        pinctrl@fc06a000 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #address-cells = <1>;
                                #size-cells = <1>;
                                compatible = "atmel,at91sam9x5-pinctrl", "atmel,at91rm9200-pinctrl", "simple-bus";
                                };
 
                                mmc1 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_mmc1_clk_cmd_dat0: mmc1_clk_cmd_dat0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 18 AT91_PERIPH_C AT91_PINCTRL_NONE           /* MCI1_CK */
                                                         AT91_PIOE 19 AT91_PERIPH_C AT91_PINCTRL_PULL_UP        /* MCI1_CDA */
                                                        >;
                                        };
                                        pinctrl_mmc1_dat1_3: mmc1_dat1_3 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 21 AT91_PERIPH_C AT91_PINCTRL_PULL_UP        /* MCI1_DA1 */
                                                         AT91_PIOE 22 AT91_PERIPH_C AT91_PINCTRL_PULL_UP        /* MCI1_DA2 */
                                };
 
                                spi0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_spi0: spi0-0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOC 0 AT91_PERIPH_A AT91_PINCTRL_NONE    /* SPI0_MISO */
                                                         AT91_PIOC 1 AT91_PERIPH_A AT91_PINCTRL_NONE    /* SPI0_MOSI */
                                };
 
                                usart3 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        pinctrl_usart3: usart3-0 {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                atmel,pins =
                                                        <AT91_PIOE 16 AT91_PERIPH_B AT91_PINCTRL_NONE           /* RXD */
                                                         AT91_PIOE 17 AT91_PERIPH_B AT91_PINCTRL_PULL_UP        /* TXD */
index d554607..eb3d103 100644 (file)
@@ -6,22 +6,22 @@
  */
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &clkmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sysmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 08f7cf7..4d76804 100644 (file)
        memory {
                #address-cells = <2>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                ccu: cache-controller@f7000000 {
                        compatible = "arteris,ncore-ccu";
                        reg = <0xf7000000 0x100900>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &clkmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gmac1 {
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
        compatible = "altr,rst-mgr";
        altr,modrst-offset = <0x20>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdr {
              <0xf8010000 0x190>,
              <0xf8011000 0x500>;
        resets = <&rst DDRSCH_RESET>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sysmgr {
        compatible = "altr,sys-mgr", "syscon";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 2400fad..63df28e 100644 (file)
@@ -33,7 +33,7 @@
        compatible = "jedec,spi-nor";
        spi-tx-bus-width = <4>;
        spi-rx-bus-width = <4>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c1 {
@@ -43,7 +43,7 @@
 &mmc {
        drvsel = <3>;
        smplsel = <0>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
@@ -51,5 +51,5 @@
 };
 
 &watchdog0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index c083716..a3afb4d 100644 (file)
@@ -4,14 +4,14 @@
        clocks {
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                altera_arria10_hps_eosc1: altera_arria10_hps_eosc1 {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <EOSC1_CLK_HZ>;
                        clock-output-names = "altera_arria10_hps_eosc1-clk";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                altera_arria10_hps_cb_intosc_ls: altera_arria10_hps_cb_intosc_ls {
@@ -19,7 +19,7 @@
                        #clock-cells = <0>;
                        clock-frequency = <CB_INTOSC_LS_CLK_HZ>;
                        clock-output-names = "altera_arria10_hps_cb_intosc_ls-clk";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                /* Clock source: altera_arria10_hps_f2h_free */
@@ -28,7 +28,7 @@
                        #clock-cells = <0>;
                        clock-frequency = <F2H_FREE_CLK_HZ>;
                        clock-output-names = "altera_arria10_hps_f2h_free-clk";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -36,7 +36,7 @@
                compatible = "altr,socfpga-a10-clk-init";
                reg = <0xffd04000 0x00000200>;
                reg-names = "soc_clock_manager_OCP_SLV";
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                mainpll {
                        vco0-psrc = <MAINPLLGRP_VCO0_PSRC>;
@@ -63,7 +63,7 @@
                        nocdiv-csatclk = <MAINPLLGRP_NOCDIV_CSATCLK>;
                        nocdiv-cstraceclk = <MAINPLLGRP_NOCDIV_CSTRACECLK>;
                        nocdiv-cspdbgclk = <MAINPLLGRP_NOCDIV_CSPDBGCLK>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                perpll {
                        emacctl-emac1sel = <PERPLLGRP_EMACCTL_EMAC1SEL>;
                        emacctl-emac2sel = <PERPLLGRP_EMACCTL_EMAC2SEL>;
                        gpiodiv-gpiodbclk = <PERPLLGRP_GPIODIV_GPIODBCLK>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                alteragrp {
                        nocclk = <ALTERAGRP_NOCCLK>;
                        mpuclk = <ALTERAGRP_MPUCLK>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "pinctrl-single";
                reg = <0xffd07000 0x00000800>;
                reg-names = "soc_3v_io48_pin_mux_OCP_SLV";
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                shared {
                        reg = <0xffd07000 0x00000200>;
                                <0x000000b4 PINMUX_SHARED_IO_Q4_10_SEL>,
                                <0x000000b8 PINMUX_SHARED_IO_Q4_11_SEL>,
                                <0x000000bc PINMUX_SHARED_IO_Q4_12_SEL>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                dedicated {
                                <0x00000038 PINMUX_DEDICATED_IO_15_SEL>,
                                <0x0000003c PINMUX_DEDICATED_IO_16_SEL>,
                                <0x00000040 PINMUX_DEDICATED_IO_17_SEL>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                dedicated_cfg {
                                <0x0000013c CONFIG_IO_MACRO (CONFIG_IO_15)>,
                                <0x00000140 CONFIG_IO_MACRO (CONFIG_IO_16)>,
                                <0x00000144 CONFIG_IO_MACRO (CONFIG_IO_17)>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                fpga {
                                <0x00000038 PINMUX_SPIS1_USEFPGA_SEL>,
                                <0x0000003c PINMUX_UART0_USEFPGA_SEL>,
                                <0x00000040 PINMUX_UART1_USEFPGA_SEL>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "altr,socfpga-a10-noc";
                reg = <0xffd10000 0x00008000>;
                reg-names = "mpu_m0";
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                firewall {
                        mpu0 = <0x00000000 0x0000ffff>;
                        fpga2sdram0-0 = <0x00000000 0x0000ffff>;
                        fpga2sdram1-0 = <0x00000000 0x0000ffff>;
                        fpga2sdram2-0 = <0x00000000 0x0000ffff>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        hps_fpgabridge0: fpgabridge@0 {
                compatible = "altr,socfpga-hps2fpga-bridge";
                init-val = <H2F_AXI_MASTER>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hps_fpgabridge1: fpgabridge@1 {
                compatible = "altr,socfpga-lwhps2fpga-bridge";
                init-val = <LWH2F_AXI_MASTER>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hps_fpgabridge2: fpgabridge@2 {
                compatible = "altr,socfpga-fpga2hps-bridge";
                init-val = <F2H_AXI_SLAVE>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hps_fpgabridge3: fpgabridge@3 {
                compatible = "altr,socfpga-fpga2sdram0-bridge";
                init-val = <F2SDRAM0_AXI_SLAVE>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hps_fpgabridge4: fpgabridge@4 {
                compatible = "altr,socfpga-fpga2sdram1-bridge";
                init-val = <F2SDRAM1_AXI_SLAVE>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        hps_fpgabridge5: fpgabridge@5 {
                compatible = "altr,socfpga-fpga2sdram2-bridge";
                init-val = <F2SDRAM2_AXI_SLAVE>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index 6ff1ea6..2ed532f 100644 (file)
@@ -6,36 +6,36 @@
 / {
        chosen {
                tick-timer = &timer2;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        memory@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &clkmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &cb_intosc_hs_div2_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cb_intosc_ls_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &f2s_free_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gmac0 {
 };
 
 &L2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_mp_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_sp_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &l4_sys_free_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_periph_ref_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_pll {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_noc_base_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &noc_free_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &osc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &peri_noc_base_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &periph_pll {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &porta {
 };
 
 &rst {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sysmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index ef21523..3396fb8 100644 (file)
@@ -2,90 +2,90 @@
 
 / {
        chosen {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                altera_arria10_hps_eosc1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                altera_arria10_hps_cb_intosc_ls {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                altera_arria10_hps_f2h_free {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        clock_manager@0xffd04000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                mainpll {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                perpll {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                alteragrp {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        pinmux@0xffd07000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                shared {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                dedicated {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                dedicated_cfg {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                fpga {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        noc@0xffd10000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                firewall {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        fpgabridge@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        fpgabridge@1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        fpgabridge@2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        fpgabridge@3 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        fpgabridge@4 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        fpgabridge@5 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index 365e051..8866df3 100644 (file)
        };
 
        fs_loader0: fs-loader {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "u-boot,fs-loader";
                phandlepart = <&mmc 1>;
        };
 };
 
 &atsha204a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &fpga_mgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        altr,bitstream = "fpga.itb";
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &main_sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &peri_sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_free_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 22e614d..56d50ec 100644 (file)
@@ -13,9 +13,9 @@
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog1 {
-        u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 298c337..10f8a95 100644 (file)
        };
 
        fs_loader0: fs-loader {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "u-boot,fs-loader";
                phandlepart = <&mmc 1>;
        };
 };
 
 &fpga_mgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        altr,bitstream = "fit_spl_fpga.itb";
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /* Clock available early */
 &main_sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &peri_sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_free_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index cfe3e67..8e9c3bb 100644 (file)
@@ -97,7 +97,7 @@
        vmmc-supply = <&regulator_3_3v>;
        vqmmc-supply = <&regulator_3_3v>;
        bus-width = <4>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &nand0 {
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 };
 
 &watchdog0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index dfaff4c..62116fa 100644 (file)
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash {
        compatible = "n25q00", "jedec,spi-nor";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
index 6439daa..ca030c8 100644 (file)
@@ -58,7 +58,7 @@
 
 &mmc0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb1 {
@@ -67,7 +67,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
index 0219c69..8d2caf6 100644 (file)
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
index 4be4083..34886ec 100644 (file)
@@ -69,7 +69,7 @@
 
 &mmc0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb1 {
@@ -78,7 +78,7 @@
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
index 39bce3b..b38f072 100644 (file)
@@ -69,7 +69,7 @@
 
 &mmc0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb1 {
@@ -78,7 +78,7 @@
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
index b71496b..e9de724 100644 (file)
@@ -67,7 +67,7 @@
 
 &mmc0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb1 {
@@ -76,7 +76,7 @@
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
index a769498..58a5faf 100644 (file)
@@ -73,7 +73,7 @@
 
 &mmc0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        cd-gpios = <&portb 18 0>;
        vmmc-supply = <&regulator_3_3v>;
 
 &qspi {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        flash0: n25q00@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #address-cells = <1>;
                #size-cells = <1>;
                compatible = "n25q00", "jedec,spi-nor";
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
index eea453b..4cadfcd 100644 (file)
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &porta {
index d24f621..bca4b08 100644 (file)
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash0 {
        compatible = "n25q00", "jedec,spi-nor";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        partition@qspi-boot {
                /* 8MB for raw data. */
@@ -50,7 +50,7 @@
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
index 85cc396..4b99a24 100644 (file)
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash {
        compatible = "n25q00", "jedec,spi-nor";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
index 0a4d54e..12c70c1 100644 (file)
 };
 
 &mmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash {
        compatible = "n25q256a", "jedec,spi-nor";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
index bb29da6..56031e5 100644 (file)
 &mmc0 {
        status = "okay";
        bus-width = <8>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb1 {
 
 &qspi {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        flash0: n25q00@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #address-cells = <1>;
                #size-cells = <1>;
                compatible = "n25q00", "jedec,spi-nor";
index fb05c31..330949c 100644 (file)
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        n25q128@0 {
                compatible = "n25q128", "jedec,spi-nor";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        n25q00@1 {
                compatible = "n25q00", "jedec,spi-nor";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &uart0 {
        clock-frequency = <100000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
@@ -54,5 +54,5 @@
 };
 
 &watchdog0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index d377ae5..e27a646 100644 (file)
        memory {
                #address-cells = <2>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                ccu: cache-controller@f7000000 {
                        compatible = "arteris,ncore-ccu";
                        reg = <0xf7000000 0x100900>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                clocks {
@@ -42,7 +42,7 @@
 
 &clkmgr {
        compatible = "intel,n5x-clkmgr";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gmac0 {
@@ -85,7 +85,7 @@
 };
 
 &memclkmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &mmc {
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rst {
        compatible = "altr,rst-mgr";
        altr,modrst-offset = <0x20>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdr {
        resets = <&rst DDRSCH_RESET>;
        clocks = <&memclkmgr>;
        clock-names = "mem_clk";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &spi0 {
 
 &sysmgr {
        compatible = "altr,sys-mgr", "syscon";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timer0 {
 
 &uart0 {
        clocks = <&clkmgr N5X_L4_SP_CLK>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
 &usb0 {
        clocks = <&clkmgr N5X_USB_CLK>;
        disable-over-current;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usb1 {
        clocks = <&clkmgr N5X_USB_CLK>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
        clocks = <&clkmgr N5X_L4_SYS_FREE_CLK>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog1 {
index 502da36..840537c 100644 (file)
@@ -41,7 +41,7 @@
        compatible = "jedec,spi-nor";
        spi-tx-bus-width = <4>;
        spi-rx-bus-width = <4>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c1 {
@@ -51,7 +51,7 @@
 &mmc {
        drvsel = <3>;
        smplsel = <0>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
@@ -59,5 +59,5 @@
 };
 
 &watchdog0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 7a77772..eb82d66 100755 (executable)
@@ -80,7 +80,7 @@
                device_type = "soc";
                interrupt-parent = <&intc>;
                ranges = <0 0 0 0xffffffff>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                clkmgr: clkmgr@ffd10000 {
                        compatible = "altr,clk-mgr";
                        interrupts = <0 96 4>;
                        fifo-depth = <0x400>;
                        resets = <&rst SDMMC_RESET>, <&rst SDMMC_OCP_RESET>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        status = "disabled";
                };
 
                        compatible = "altr,rst-mgr";
                        reg = <0xffd11000 0x1000>;
                        altr,modrst-offset = <0x20>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                sdr: sdr@f8000400 {
                               <0xf8010000 0x190>,
                               <0xf8011000 0x500>;
                         resets = <&rst DDRSCH_RESET>;
-                        u-boot,dm-pre-reloc;
+                        bootph-all;
                 };
 
                spi0: spi@ffda4000 {
                        reg-io-width = <4>;
                        resets = <&rst UART0_RESET>;
                        clock-frequency = <100000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        status = "disabled";
                };
 
index 75a2904..ef0df76 100755 (executable)
 };
 
 &clkmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &flash0 {
        spi-max-frequency = <100000000>;
        spi-tx-bus-width = <4>;
        spi-rx-bus-width = <4>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sysmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &watchdog0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8aa55a6..e6d8fe6 100755 (executable)
@@ -43,7 +43,7 @@
                /* 4GB */
                reg = <0 0x00000000 0 0x80000000>,
                      <1 0x80000000 0 0x80000000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index 8d5d09c..d81a22f 100644 (file)
@@ -9,21 +9,21 @@
 /
 {
        framebuffer@9D400000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                serial@a84000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                clock-controller@100000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                gpio_north@3900000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pinctrl_north@3900000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 030da47..e909653 100644 (file)
@@ -7,7 +7,7 @@
 #include <dt-bindings/memory/stm32-sdram.h>
 /{
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        aliases {
@@ -26,9 +26,9 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pin-controller {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                fmc: fmc@A0000000 {
@@ -39,7 +39,7 @@
                        pinctrl-0 = <&fmc_pins_d32>;
                        pinctrl-names = "default";
                        st,mem_remap = <4>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        /*
                         * Memory configuration from sdram
 };
 
 &clk_hse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_lse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_i2s_ckin {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pwrcfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &syscfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioj {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiok {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
        usart1_pins_a: usart1-0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pins2 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        fmc_pins_d32: fmc_d32@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins
                {
                        pinmux = <STM32_PINMUX('I',10, AF12)>, /* D31 */
                                 <STM32_PINMUX('H', 2, AF12)>, /* SDCKE0 */
                                 <STM32_PINMUX('G', 8, AF12)>; /* SDCLK> */
                        slew-rate = <2>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &timers5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 8550ef7..1c288ac 100644 (file)
@@ -39,7 +39,7 @@
         * Memory configuration from sdram datasheet IS42S32800G-6BLI
         */
        bank1: bank@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                st,sdram-control = /bits/ 8 <NO_COL_9
                                             NO_ROW_12
                                             MWIDTH_32
        };
 
        usart1_pins_a: usart1-0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pins2 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 45f8996..9a3b4ac 100644 (file)
@@ -7,7 +7,7 @@
 #include <dt-bindings/memory/stm32-sdram.h>
 /{
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        aliases {
@@ -26,7 +26,7 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                fmc: fmc@A0000000 {
                        compatible = "st,stm32-fmc";
                        reg = <0xa0000000 0x1000>;
@@ -35,7 +35,7 @@
                        pinctrl-names = "default";
                        st,syscfg = <&syscfg>;
                        st,swp_fmc = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        /*
                         * Memory configuration from sdram datasheet
 };
 
 &clk_hse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_i2s_ckin {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_lse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioj {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiok {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        usart1_pins_a: usart1-0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pins2 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        fmc_pins: fmc@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins
                {
                        pinmux = <STM32_PINMUX('D',10, AF12)>, /* D15 */
                                 <STM32_PINMUX('B', 5, AF12)>, /* SDCKE1 */
                                 <STM32_PINMUX('G', 8, AF12)>; /* SDCLK */
                        slew-rate = <2>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &pwrcfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timers5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index ee0c82b..c07e202 100644 (file)
@@ -7,7 +7,7 @@
 #include <dt-bindings/memory/stm32-sdram.h>
 /{
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        aliases {
@@ -27,7 +27,7 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                fmc: fmc@A0000000 {
                        compatible = "st,stm32-fmc";
@@ -37,7 +37,7 @@
                        pinctrl-0 = <&fmc_pins_d32>;
                        pinctrl-names = "default";
                        st,mem_remap = <4>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        /*
                         * Memory configuration from sdram
 };
 
 &clk_hse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_i2s_ckin {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_lse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioj {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiok {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        fmc_pins_d32: fmc_d32@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins
                {
                        pinmux = <STM32_PINMUX('I',10, AF12)>, /* D31 */
                                 <STM32_PINMUX('H', 2, AF12)>, /* SDCKE0 */
                                 <STM32_PINMUX('G', 8, AF12)>; /* SDCLK> */
                        slew-rate = <2>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        };
 
        usart3_pins_a: usart3-0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pins2 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &pwrcfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &syscfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timers5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 0ba8031..efc4e2a 100644 (file)
@@ -3,7 +3,7 @@
 #include <dt-bindings/memory/stm32-sdram.h>
 /{
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                fmc: fmc@A0000000 {
                        compatible = "st,stm32-fmc";
@@ -12,7 +12,7 @@
                        pinctrl-0 = <&fmc_pins>;
                        pinctrl-names = "default";
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                mac: ethernet@40028000 {
 };
 
 &clk_hse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        fmc_pins: fmc@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins
                {
-                u-boot,dm-pre-reloc;
+                bootph-all;
                };
        };
 };
 
 &pwrcfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &timers5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &usart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clocks = <&rcc 0 STM32F7_APB2_CLOCK(USART1)>;
 };
index a4ce936..19b5451 100644 (file)
@@ -73,7 +73,7 @@
                        pinctrl-0 = <&ltdc_pins>;
 
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
@@ -81,7 +81,7 @@
 &fmc {
        /* Memory configuration from sdram datasheet MT48LC_4M32_B2B5-6A */
        bank1: bank@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                st,sdram-control = /bits/ 8 <NO_COL_8
                                             NO_ROW_12
                                             MWIDTH_16
        };
 
        usart1_pins_b: usart1-1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pins2 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &pwrcfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &qspi {
index 5589b41..b5198fd 100644 (file)
@@ -59,7 +59,7 @@
                                  <&rcc 0 STM32F7_APB2_CLOCK(LTDC)>,
                                  <&clk_hse>;
                        clock-names = "pclk", "px_clk", "ref";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        status = "okay";
 
                        ports {
@@ -83,7 +83,7 @@
                        clocks = <&rcc 0 STM32F7_APB2_CLOCK(LTDC)>;
 
                        status = "okay";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        ports {
                                port@0 {
@@ -99,7 +99,7 @@
 &fmc {
        /* Memory configuration from sdram datasheet MT48LC_4M32_B2B5-6A */
        bank1: bank@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                st,sdram-control = /bits/ 8 <NO_COL_8
                                             NO_ROW_12
                                             MWIDTH_32
        };
 
        usart1_pins_a: usart1-0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pins1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                pins2 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 84dc765..dea4db3 100644 (file)
@@ -4,7 +4,7 @@
 
 /{
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        aliases {
@@ -24,9 +24,9 @@
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pin-controller {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                fmc: fmc@52004000 {
 };
 
 &clk_hse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_i2s {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_lse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 
 &fmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpioj {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &gpiok {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        compatible = "st,stm32-gpio";
 };
 
 &pwrcfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc1 {
 };
 
 &timer5 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 3730f47..726cd1a 100644 (file)
 
        firmware {
                optee {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        /* need PSCI for sysreset during board_f */
        psci {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                ddr: ddr@5a003000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        compatible = "st,stm32mp13-ddr";
 
 };
 
 &bsec {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iwdg2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scmi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scmi_clk {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scmi_reset {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scmi_shm {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scmi_sram {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &syscfg {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index cbe4eb5..48605ff 100644 (file)
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index d02f79d..48b0828 100644 (file)
@@ -21,7 +21,7 @@
                      "ddrphycapb";
 
        config-DDR_MEM_COMPATIBLE {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                compatible = __stringify(st,DDR_MEM_COMPATIBLE);
 
index 314fc39..7c8fec6 100644 (file)
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                ddr: ddr@5a003000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        compatible = "st,stm32mp1-ddr";
 
 
        /* need PSCI for sysreset during board_f */
        psci {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 };
 
 &bsec {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioj {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiok {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioz {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &optee {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &iwdg2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /* pre-reloc probe = reserve video frame buffer in video_reserve() */
 &ltdc {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 /* temp = waiting kernel update */
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_z {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &scmi {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 &usart1 {
index d5c87d2..d872c6f 100644 (file)
        };
 
        clocks {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* need PSCI for sysreset during board_f */
        psci {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 
        reboot {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "syscon-reboot";
                regmap = <&rcc>;
                offset = <0x404>;
        };
 
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                ddr: ddr@5a003000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        compatible = "st,stm32mp1-ddr";
 
 };
 
 &bsec {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_csi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_hsi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_hse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_lsi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clk_lse {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &cpu0_opp_table {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        opp-650000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        opp-800000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpioa {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiob {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiod {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioe {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiof {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiog {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioh {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioj {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpiok {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gpioz {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iwdg2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 /* pre-reloc probe = reserve video frame buffer in video_reserve() */
 &ltdc {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
 
 /* temp = waiting kernel update */
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_z {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pwr_regulators {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        #address-cells = <1>;
        #size-cells = <0>;
 };
index 92fdf09..20728f2 100644 (file)
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* pull-up on rx to avoid floating level */
                bias-pull-up;
        };
index 15a04ae..cff3f49 100644 (file)
        };
 
        reserved-memory {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                optee@de000000 {
                        reg = <0xde000000 0x02000000>;
                        no-map;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 #endif
 };
 
 &i2c4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &pmic {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 3 98 5 7 7 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* pull-up on rx to avoid floating level */
                bias-pull-up;
        };
index 96fe461..5547535 100644 (file)
 };
 
 &sdmmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                bias-pull-up;
        };
 };
index 96fe461..5547535 100644 (file)
 };
 
 &sdmmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                bias-pull-up;
        };
 };
index d62c24d..630c96e 100644 (file)
 #include "stm32mp15-ddr3-icore-1x4Gb-1066-binG.dtsi"
 
 &vddcore {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdd {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdd_usb {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdda {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdd_ddr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vtt_ddr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vref_ddr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdd_sd {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &v3v3 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &v2v8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &v1v8 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 3 98 5 7 7 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index e4bd215..a5e7060 100644 (file)
 };
 
 &sdmmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                bias-pull-up;
        };
 };
index e4bd215..a5e7060 100644 (file)
 };
 
 &sdmmc1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                bias-pull-up;
        };
 };
index 836df6f..7bba28a 100644 (file)
 #include "stm32mp15-ddr3-1x4Gb-1066-binG.dtsi"
 
 &vin {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vddcore {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vdd {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &vddq_ddr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
@@ -96,7 +96,7 @@
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 3 98 5 7 7 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index 63948ef..4d763bd 100644 (file)
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* pull-up on rx to avoid floating level */
                bias-pull-up;
        };
index 408abaf..b828827 100644 (file)
 };
 
 &i2c4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &pmic {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 3 98 5 7 7 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc1_dir_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc2_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2_d47_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* pull-up on rx to avoid floating level */
                bias-pull-up;
        };
index 7bf08be..cb32c30 100644 (file)
 };
 
 &flash0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi_clk_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &qspi_bk1_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &qspi_bk2_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
index 4ff8483..b780dbd 100644 (file)
 };
 
 &i2c2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &i2c2_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &pmic {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rcc {
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 594.0 MHz => P = 99, Q = 74, R = 74 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 3 98 5 7 7 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdmmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc2_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2_d47_pins_d {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
index abceba5..c1e35f2 100644 (file)
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index b72a2f6..bc0730c 100644 (file)
 };
 
 &i2c4 {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 
        eeprom0: eeprom@50 {
        };
 };
 
 &i2c4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 };
 
 &pmic {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 
        regulators {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &flash0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi_clk_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &qspi_bk1_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &qspi_bk2_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 600.0 MHz => P = 100, Q = 50, R = 50 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 1 49 5 11 11 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        st,use-ckin;
        st,cmd-gpios = <&gpiod 2 0>;
        st,ck-gpios = <&gpioc 12 0>;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc1_dir_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc2_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2_d47_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* pull-up on rx to avoid floating level */
                bias-pull-up;
        };
 };
 
 &reg11 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg18 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb33 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg_hs_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg_hs {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphyc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphyc_port0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphyc_port1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &vdd_usb {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 6dee51d..ab4d66c 100644 (file)
@@ -32,7 +32,7 @@
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        st,use-ckin;
        st,cmd-gpios = <&gpiod 2 0>;
        st,ck-gpios = <&gpioc 12 0>;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc1_dir_pins_b {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc2_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2_d47_pins_c {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_b {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /delete-property/ bias-disable;
                bias-pull-up;
        };
 };
 
 &vdd_io {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index b6a6a78..038c3a9 100644 (file)
@@ -30,7 +30,7 @@
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        st,use-ckin;
        st,cmd-gpios = <&gpiod 2 0>;
        st,ck-gpios = <&gpioc 12 0>;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc1_dir_pins_b {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc2_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2_d47_pins_c {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_d {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /delete-property/ bias-disable;
                bias-pull-up;
        };
index 5b051b8..31995c0 100644 (file)
@@ -30,7 +30,7 @@
 };
 
 &sdmmc1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        st,use-ckin;
        st,cmd-gpios = <&gpiod 2 0>;
        st,ck-gpios = <&gpioc 12 0>;
 };
 
 &sdmmc1_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc1_dir_pins_b {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &sdmmc2_b4_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &sdmmc2_d47_pins_c {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &uart4 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart4_pins_b {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        pins2 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /delete-property/ bias-disable;
                bias-pull-up;
        };
index 25a288b..804c662 100644 (file)
@@ -14,7 +14,7 @@
 #include "stm32mp15-ddr3-dhsom-2x4Gb-1066-binG.dtsi"
 
 / {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        aliases {
                eeprom0 = &eeprom0;
 };
 
 &flash0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c4 {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 
        eeprom0: eeprom@53 {
        };
 };
 
 &i2c4_pins_a {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        pins {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &pmic {
-       u-boot,dm-pre-reloc;
-       u-boot,dm-spl;
+       bootph-all;
+       bootph-pre-ram;
 
        regulators {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &pwr_regulators {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi_clk_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &qspi_bk1_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        pins1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
        pins2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
                reg = <1>;
                cfg = < 2 65 1 0 0 PQR(1,1,1) >;
                frac = < 0x1400 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 417.8 MHz => P = 209, Q = 24, R = 11 */
                reg = <2>;
                cfg = < 1 33 1 16 36 PQR(1,1,1) >;
                frac = < 0x1a04 >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        /* VCO = 594.0 MHz => P = 99, Q = 74, R = 99 */
                compatible = "st,stm32mp1-pll";
                reg = <3>;
                cfg = < 3 98 5 7 5 PQR(1,1,1) >;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &reg11 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &reg18 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usb33 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg_hs_pins_a {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbotg_hs {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphyc {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphyc_port0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &usbphyc_port1 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &vdd_usb {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 43f5529..e9e593a 100644 (file)
@@ -1,25 +1,25 @@
 // SPDX-License-Identifier: GPL-2.0+ OR MIT
 
 &serial0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pmgr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ps_sio_busif {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ps_sio {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ps_uart_p {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &ps_uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index ddfeba8..376dcdf 100644 (file)
@@ -8,9 +8,9 @@
 
 / {
        host1x@50000000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                dc@54200000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index f64667e..fa582bc 100644 (file)
@@ -5,9 +5,9 @@
 
 / {
        host1x@50000000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                dc@54200000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 603b33d..eadcc21 100644 (file)
@@ -1,43 +1,43 @@
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                timer@60000200 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                serial@54006800 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                serial@54006900 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                serial@54006a00 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                soc-glue@5f800000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        pinctrl {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                emmc {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                uart0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                uart1 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                uart2 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
                };
@@ -45,5 +45,5 @@
 };
 
 &emmc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index d098c2d..1863d29 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <0x2>;
                #size-cells = <0x2>;
index 9d4ac28..8701c3b 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <0x2>;
                #size-cells = <0x2>;
index a4b76e2..2d04521 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <0x2>;
                #size-cells = <0x2>;
index 71d0ba5..bb8819d 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <0x2>;
                #size-cells = <0x2>;
index 6a83981..769eb9e 100644 (file)
@@ -31,6 +31,6 @@
        dcc: dcc {
                compatible = "arm,dcc";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
index 8c29a6e..9365efb 100644 (file)
@@ -33,7 +33,7 @@
        };
 
        clk1: clk1 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <1000000>;
        dcc: dcc {
                compatible = "arm,dcc";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: axi {
                compatible = "simple-bus";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #address-cells = <2>;
                #size-cells = <2>;
                ranges;
 
                serial0: serial@f1920000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "arm,pl011", "arm,primecell";
                        reg = <0 0xf1920000 0 0x1000>;
                        reg-io-width = <4>;
index 088926b..1336006 100644 (file)
@@ -6,22 +6,22 @@
 
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &aips0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_ddr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index f67c11b..572d408 100644 (file)
@@ -5,16 +5,16 @@
 
 / {
        soc {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
 &aips0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &dcu0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &iomuxc {
 };
 
 &pinctrl_ddr {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl_uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index f72ef52..149c644 100644 (file)
@@ -96,7 +96,7 @@
        };
 
        amba: axi {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
                };
 
                slcr: slcr@f8000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        compatible = "xlnx,zynq-slcr", "syscon", "simple-mfd";
                        reg = <0xF8000000 0x1000>;
                        ranges;
                        clkc: clkc@100 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #clock-cells = <1>;
                                compatible = "xlnx,ps7-clkc";
                                fclk-enable = <0xf>;
                };
 
                scutimer: timer@f8f00600 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        interrupt-parent = <&intc>;
                        interrupts = <1 13 0x301>;
                        compatible = "arm,cortex-a9-twd-timer";
index 036106e..dc942b0 100644 (file)
@@ -99,7 +99,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 27adfb9..18f627f 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
                };
 
                slcr: slcr@f8000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
                        reg = <0xF8000000 0x1000>;
                        ranges;
                        clkc: clkc@100 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #clock-cells = <1>;
                                compatible = "xlnx,ps7-clkc";
                                clock-output-names = "armpll", "ddrpll",
@@ -88,7 +88,7 @@
                };
 
                scutimer: timer@f8f00600 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "arm,cortex-a9-twd-timer";
                        reg = <0xf8f00600 0x20>;
                        clock-frequency = <333333333>;
index f22a149..a5c8a08 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
                ranges;
 
                slcr: slcr@f8000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
                        reg = <0xF8000000 0x1000>;
                        ranges;
                        clkc: clkc@100 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #clock-cells = <1>;
                                compatible = "xlnx,ps7-clkc";
                                clock-output-names = "armpll", "ddrpll",
@@ -79,7 +79,7 @@
                 * why place cfi-flash directly here.
                 */
                flash@e2000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "cfi-flash";
                        reg = <0xe2000000 0x2000000>;
                        #address-cells = <1>;
@@ -87,7 +87,7 @@
                };
 
                scutimer: timer@f8f00600 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "arm,cortex-a9-twd-timer";
                        reg = <0xf8f00600 0x20>;
                        clock-frequency = <333333333>;
index f7ac92b..2e4afaf 100644 (file)
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
@@ -91,7 +91,7 @@
                };
 
                slcr: slcr@f8000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        compatible = "xlnx,zynq-slcr", "syscon", "simple-bus";
                                #clock-cells = <1>;
                                compatible = "xlnx,ps7-clkc";
                                fclk-enable = <0xf>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                clock-output-names = "armpll", "ddrpll", "iopll", "cpu_6or4x",
                                                "cpu_3or2x", "cpu_2x", "cpu_1x", "ddr2x", "ddr3x",
                                                "dci", "lqspi", "smc", "pcap", "gem0", "gem1",
                };
 
                scutimer: timer@f8f00600 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "arm,cortex-a9-twd-timer";
                        reg = <0xf8f00600 0x20>;
                        clock-frequency = <333333333>;
index 39ebcee..cbf52c8 100644 (file)
@@ -64,7 +64,7 @@
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        is-dual = <0>;
        num-cs = <1>;
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay"; /* EMMC MTFC4GACAJCN - MIO40-MIO45 */
        non-removable;
        bus-width = <4>;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay"; /* MIO8/9 */
 };
 
index 0766398..875ee08 100644 (file)
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
@@ -58,7 +58,7 @@
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 525921e..38365d1 100644 (file)
@@ -79,7 +79,7 @@
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index dea6a42..640537e 100644 (file)
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &sdhci1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index cb878b0..99f248d 100644 (file)
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index c4ec561..57cb86a 100644 (file)
@@ -31,7 +31,7 @@
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        is-dual = <0>;
        num-cs = <1>;
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index f04129f..24ad49e 100644 (file)
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        num-cs = <1>;
        flash@0 {
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_sdhci0_default>;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_uart1_default>;
index dd3ae83..03eb016 100644 (file)
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        num-cs = <1>;
        flash@0 {
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_sdhci0_default>;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        pinctrl-names = "default";
        pinctrl-0 = <&pinctrl_uart1_default>;
index 002ff9f..17680d7 100644 (file)
@@ -97,7 +97,7 @@
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 0ef2ae1..0221434 100644 (file)
@@ -62,7 +62,7 @@
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index ccf76e7..6e36634 100644 (file)
@@ -69,6 +69,6 @@
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index 455c8a9..21902fb 100644 (file)
@@ -86,6 +86,6 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index cf28167..5320b4b 100644 (file)
@@ -49,7 +49,7 @@
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
        num-cs = <1>;
        flash@0 {
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 486b6fa..edba3d8 100644 (file)
@@ -64,7 +64,7 @@
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 116958e..83b8413 100644 (file)
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 0ac54eb..0ce5238 100644 (file)
 };
 
 &qspi {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &sdhci0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 89c3a28..04f9f02 100644 (file)
 
 &i2c0 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <400000>;
        i2c-mux@74 { /* this cover MGT board */
                compatible = "nxp,pca9548";
                #address-cells = <1>;
                #size-cells = <0>;
                reg = <0x74>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* FIXME reset connected to SYSCTRL_IIC_MUX0_RESET */
                i2c@0 {
                        #address-cells = <1>;
@@ -56,7 +56,7 @@
                        /* Use for storing information about SC board */
                        eeprom0: eeprom@50 { /* u96 - 24LC32A - 256B */
                                compatible = "atmel,24c32";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x50>;
                        };
                };
 
 &i2c1 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <400000>;
        i2c-mux@74 { /* This cover processor board */
                compatible = "nxp,pca9548";
                #address-cells = <1>;
                #size-cells = <0>;
                reg = <0x74>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                /* FIXME reset connected to SYSCTRL_IIC_MUX0_RESET */
                i2c@0 {
                        #address-cells = <1>;
@@ -81,7 +81,7 @@
                        /* Use for storing information about SC board */
                        eeprom1: eeprom@50 { /* u96 - 24LC32A - 256B */
                                compatible = "atmel,24c32";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x50>;
                        };
                };
index b99eb07..38dc9cd 100644 (file)
        };
 
        pss_ref_clk: pss_ref_clk {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <33333333>;
        };
 
        video_clk: video_clk {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <27000000>;
        };
 
        pss_alt_ref_clk: pss_alt_ref_clk {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <0>;
        };
 
        gt_crx_ref_clk: gt_crx_ref_clk {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <108000000>;
        };
 
        aux_ref_clk: aux_ref_clk {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <27000000>;
@@ -71,7 +71,7 @@
 
 &zynqmp_firmware {
        zynqmp_clk: clock-controller {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #clock-cells = <1>;
                compatible = "xlnx,zynqmp-clk";
                clocks = <&pss_ref_clk>, <&video_clk>, <&pss_alt_ref_clk>,
index bf0d89a..7460e4a 100644 (file)
@@ -80,7 +80,7 @@
 
 &uart0 { /* uart0 MIO38-39 */
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &gem0 {
        status = "okay";
        is-decoded-cs = <0>;
        num-cs = <1>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
        displayspi@0 {
                compatible = "syncoam,seps525";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                reg = <0>;
                status = "okay";
                spi-max-frequency = <10000000>;
index 1cc4ade..d1e58eb 100644 (file)
@@ -32,7 +32,7 @@
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        clk_xin: clk_xin {
@@ -48,7 +48,7 @@
                ranges;
 
                sdhci0: sdhci@ff160000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
                        status = "disabled";
                        non-removable;
index 96b5dc2..0c139f8 100644 (file)
@@ -32,7 +32,7 @@
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        clk_xin: clk_xin {
@@ -48,7 +48,7 @@
                ranges;
 
                sdhci1: sdhci@ff170000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
                        status = "disabled";
                        non-removable;
index d376ade..8fae01b 100644 (file)
@@ -32,7 +32,7 @@
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
index 20c21de..a7cf4ef 100644 (file)
@@ -33,7 +33,7 @@
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba: amba {
index 1faee9e..15bee16 100644 (file)
@@ -31,7 +31,7 @@
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };
 
index a72172e..9789d71 100644 (file)
                compatible = "fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <100000000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        amba {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
@@ -63,7 +63,7 @@
                };
 
                uart1: serial@ff010000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "cdns,uart-r1p12", "xlnx,xuartps";
                        reg = <0xff010000 0x1000>;
                        clock-names = "uart_clk", "pclk";
index aafaaec..ed75049 100644 (file)
 
 &i2c1 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <400000>;
        scl-gpios = <&gpio 24 GPIO_ACTIVE_HIGH>;
        sda-gpios = <&gpio 25 GPIO_ACTIVE_HIGH>;
 
        eeprom: eeprom@50 { /* u46 - also at address 0x58 */
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "st,24c64", "atmel,24c64"; /* st m24c64 */
                reg = <0x50>;
                /* WP pin EE_WP_EN connected to slg7x644092@68 */
        };
 
        eeprom_cc: eeprom@51 { /* required by spec - also at address 0x59 */
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "st,24c64", "atmel,24c64"; /* st m24c64 */
                reg = <0x51>;
        };
index 0a06c73..b74fb3b 100644 (file)
        };
 
        zynqmp_ipi: zynqmp_ipi {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "xlnx,zynqmp-ipi-mailbox";
                interrupt-parent = <&gic>;
                interrupts = <0 35 4>;
                ranges;
 
                ipi_mailbox_pmu1: mailbox@ff990400 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x0 0xff9905c0 0x0 0x20>,
                              <0x0 0xff9905e0 0x0 0x20>,
                              <0x0 0xff990e80 0x0 0x20>,
        dcc: dcc {
                compatible = "arm,dcc";
                status = "disabled";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pmu {
                        compatible = "xlnx,zynqmp-firmware";
                        #power-domain-cells = <1>;
                        method = "smc";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        zynqmp_power: zynqmp-power {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                compatible = "xlnx,zynqmp-power";
                                interrupt-parent = <&gic>;
                                interrupts = <0 35 4>;
 
        amba: axi {
                compatible = "simple-bus";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #address-cells = <2>;
                #size-cells = <2>;
                ranges;
                };
 
                qspi: spi@ff0f0000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-qspi-1.0";
                        status = "disabled";
                        clock-names = "ref_clk", "pclk";
                };
 
                sdhci0: mmc@ff160000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
                        status = "disabled";
                        interrupt-parent = <&gic>;
                };
 
                sdhci1: mmc@ff170000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
                        status = "disabled";
                        interrupt-parent = <&gic>;
                };
 
                uart0: serial@ff000000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
                        status = "disabled";
                        interrupt-parent = <&gic>;
                };
 
                uart1: serial@ff010000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-uart", "cdns,uart-r1p12";
                        status = "disabled";
                        interrupt-parent = <&gic>;
                };
 
                zynqmp_dpsub: display@fd4a0000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "xlnx,zynqmp-dpsub-1.7";
                        status = "disabled";
                        reg = <0x0 0xfd4a0000 0x0 0x1000>,
index 3e5a698..78973fc 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index b170b7b..e8b22c9 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 497d824..60b28c0 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index b2a1be9..84ba4f1 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 7ebaa9a..515484a 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 0ecf1e7..a228937 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index f0f573c..4737f92 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 9b50663..51788f9 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 401318d..31c50b6 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index ab009c5..de4af47 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 7e73ab9..2b2aae2 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 4e1b7ae..7df8206 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index c21fb8f..d43202a 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 1b1a46a..d3caf12 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 6085eee..2b5767d 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 655c4ec..925f9af 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index f5a044d..ae6a815 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 306b56d..56c328f 100644 (file)
@@ -16,7 +16,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 3735432..c4f2932 100644 (file)
@@ -35,7 +35,7 @@
        };
 
        pinctrl {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "qca,ar933x-pinctrl";
                ranges;
                #address-cells = <1>;
index 7cccec5..c79a6db 100644 (file)
                reg = <0x14e00000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm3380-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm3380-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_osc: periph-osc {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <48000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk0: periph-clk@14e00004 {
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                memory-controller@12000000 {
                        compatible = "brcm,bcm6328-mc";
                        reg = <0x12000000 0x1000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_rst0: reset-controller@14e0008c {
index d678dab..5813de7 100644 (file)
                reg = <0x10000000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6318-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -35,7 +35,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                hsspi_pll: hsspi-pll {
                        compatible = "fixed-clock";
@@ -47,7 +47,7 @@
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -67,7 +67,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_rst: reset-controller@10000010 {
                        compatible = "brcm,bcm6345-reset";
                memory-controller@10004000 {
                        compatible = "brcm,bcm6318-mc";
                        reg = <0x10004000 0x38>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                ehci: usb-controller@10005000 {
index 5294242..587a6e8 100644 (file)
                reg = <0x10000000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm63268-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm63268-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -43,7 +43,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                hsspi_pll: hsspi-pll {
                        compatible = "fixed-clock";
@@ -55,7 +55,7 @@
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -75,7 +75,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pll_cntl: syscon@10000008 {
                        compatible = "syscon";
                memory-controller@10003000 {
                        compatible = "brcm,bcm6328-mc";
                        reg = <0x10003000 0x894>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                iudma: dma-controller@1000d800 {
index 350c0e9..7b9c09c 100644 (file)
                reg = <0x10000000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6328-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm6328-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -42,7 +42,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                hsspi_pll: hsspi-pll {
                        compatible = "fixed-clock";
@@ -54,7 +54,7 @@
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -68,7 +68,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_rst: reset-controller@10000010 {
                        compatible = "brcm,bcm6345-reset";
                memory-controller@10003000 {
                        compatible = "brcm,bcm6328-mc";
                        reg = <0x10003000 0x864>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                iudma: dma-controller@1000d800 {
index c547e94..92e4d62 100644 (file)
                reg = <0xfffe0000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6338-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_osc: periph-osc {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -64,7 +64,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pll_cntl: syscon@fffe0008 {
                        compatible = "syscon";
                memory-controller@fffe3100 {
                        compatible = "brcm,bcm6338-mc";
                        reg = <0xfffe3100 0x38>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                iudma: dma-controller@fffe2400 {
index 79e7bd8..3f1471b 100644 (file)
                reg = <0xfffe0000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6348-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_osc: periph-osc {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -64,7 +64,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pll_cntl: syscon@fffe0008 {
                        compatible = "syscon";
                memory-controller@fffe2300 {
                        compatible = "brcm,bcm6338-mc";
                        reg = <0xfffe2300 0x38>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                enet0: ethernet@fffe6000 {
index 5e9c9ad..d53e4f7 100644 (file)
                reg = <0xfffe0000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6358-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm6358-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_osc: periph-osc {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -71,7 +71,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pll_cntl: syscon@fffe0008 {
                        compatible = "syscon";
                memory-controller@fffe1200 {
                        compatible = "brcm,bcm6358-mc";
                        reg = <0xfffe1200 0x4c>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                ehci: usb-controller@fffe1300 {
index 71598f9..b1f0085 100644 (file)
                reg = <0x10000000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6362-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm6362-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -43,7 +43,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                hsspi_pll: hsspi-pll {
                        compatible = "fixed-clock";
@@ -55,7 +55,7 @@
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -69,7 +69,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pll_cntl: syscon@10000008 {
                        compatible = "syscon";
                memory-controller@10003000 {
                        compatible = "brcm,bcm6328-mc";
                        reg = <0x10003000 0x864>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                iudma: dma-controller@1000d800 {
index 69be650..ea50ff9 100644 (file)
                reg = <0x10000000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6368-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm6368-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_osc: periph-osc {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                periph_clk: periph-clk {
@@ -71,7 +71,7 @@
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                pll_cntl: syscon@10000008 {
                        compatible = "syscon";
                memory-controller@10001200 {
                        compatible = "brcm,bcm6358-mc";
                        reg = <0x10001200 0x4c>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                ehci: usb-controller@10001500 {
index 6676f83..4032e24 100644 (file)
                reg = <0x14e00000 0x4>;
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        compatible = "brcm,bcm6838-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu@1 {
                        compatible = "brcm,bcm6838-cpu", "mips,mips4Kc";
                        device_type = "cpu";
                        reg = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        clocks {
                compatible = "simple-bus";
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                periph_osc: periph-osc {
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <50000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                compatible = "simple-bus";
                #address-cells = <1>;
                #size-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                memory: memory-controller@12000000 {
                        compatible = "brcm,bcm6328-mc";
                        reg = <0x12000000 0x1000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                gpio_test_port: syscon@14e00294 {
index 5a5ac0e..c7835a7 100644 (file)
@@ -25,7 +25,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 28443b3..65f5184 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 12ace64..e5163d6 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index f6b8a94..8170095 100644 (file)
@@ -59,7 +59,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 110119b..55a70d2 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 7e835b2..2625d4e 100644 (file)
@@ -81,7 +81,7 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 6a7fc1d..ce28a25 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 1d4eeda..c1a7396 100644 (file)
        plat_regs: system-controller@17ffd000 {
                compatible = "img,boston-platform-regs", "syscon";
                reg = <0x17ffd000 0x1000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        clk_boston: clock {
                compatible = "img,boston-clock";
                #clock-cells = <1>;
                regmap = <&plat_regs>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        reboot: syscon-reboot {
 
                clocks = <&clk_boston BOSTON_CLK_SYS>;
 
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        lcd: lcd@17fff000 {
index 77f3548..23aac65 100644 (file)
@@ -43,7 +43,7 @@
                clk: clock {
                        compatible = "mrvl,octeon-clk";
                        #clock-cells = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                gpio: gpio-controller@1070000000800 {
@@ -77,7 +77,7 @@
                        #size-cells = <0>;
                        compatible = "cavium,octeon-7xxx-l2c";
                        reg = <0x11800 0x80000000 0x0 0x01000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                lmc: lmc@1180088000000 {
@@ -85,7 +85,7 @@
                        #size-cells = <0>;
                        compatible = "cavium,octeon-7xxx-ddr4";
                        reg = <0x11800 0x88000000 0x0 0x02000000>; // 2 IFs
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        l2c-handle = <&l2c>;
                };
 
index 08247eb..59e43b9 100644 (file)
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;    /* Needed early for DDR SPD EEPROM */
+       bootph-all;     /* Needed early for DDR SPD EEPROM */
        clock-frequency = <100000>;
 
        rtc@68 {
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;    /* Needed early for DDR SPD EEPROM */
+       bootph-all;     /* Needed early for DDR SPD EEPROM */
        clock-frequency = <100000>;
 };
 
index dfbd51c..e58a664 100644 (file)
 };
 
 &i2c0 {
-       u-boot,dm-pre-reloc;    /* Needed early for DDR SPD EEPROM */
+       bootph-all;     /* Needed early for DDR SPD EEPROM */
        clock-frequency = <100000>;
 
        sfp0eeprom: eeprom@50 {
 };
 
 &i2c1 {
-       u-boot,dm-pre-reloc;    /* Needed early for DDR SPD EEPROM */
+       bootph-all;     /* Needed early for DDR SPD EEPROM */
        clock-frequency = <100000>;
 
        vitesse@10 {
index ed84257..5038408 100644 (file)
@@ -6,9 +6,9 @@
  */
 
 &uartlite {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uartfull {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index c5a8aa3..fbac2ad 100644 (file)
 };
 
 &sysc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &reboot {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clkctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rstctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &binman {
index eea5dc6..83026fd 100644 (file)
@@ -6,33 +6,33 @@
  */
 
 &palmbus {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &reboot {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &clkctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &rstctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart1 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index 6baa63a..8ac2062 100644 (file)
@@ -58,7 +58,7 @@
                        reg-names = "syscfg0", "clkcfg";
                        compatible = "mediatek,mt7628-clk";
                        #clock-cells = <1>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                rstctrl: rstctrl@0x34 {
index ef47a34..b6af1ff 100644 (file)
@@ -26,7 +26,7 @@
 
                        clock-frequency = <1843200>;
 
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
index a42a0da..1c5b8eb 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index 88fca64..7231455 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index fc86154..b9b78b5 100644 (file)
        microchip,refo4-frequency = <25000000>;
        microchip,refo5-frequency = <40000000>;
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pinctrl {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &uart2 {
        status = "okay";
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &sdhci {
index 90d34dd..148de76 100644 (file)
@@ -35,7 +35,7 @@
        };
 
        pinctrl {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "qca,qca953x-pinctrl";
                ranges;
                #address-cells = <1>;
index 98ed353..4e1340b 100644 (file)
@@ -68,6 +68,6 @@
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
index dfbc414..ad3a4ce 100644 (file)
 };
 
 &uart0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        status = "okay";
 };
 
index 9cd4016..df64596 100644 (file)
@@ -18,7 +18,7 @@
                #size-cells = <0>;
 
                cpu: cpu@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        device_type = "cpu";
                        compatible = "altr,nios2-1.1";
                        reg = <0x00000000>;
index 3439737..edbee7d 100644 (file)
 
        cpus {
                compatible = "cpu_bus";
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                PowerPC,8308@0 {
                        compatible = "fsl,mpc8308";
                        clocks = <&socclocks MPC83XX_CLK_CORE
                                  &socclocks MPC83XX_CLK_CSB>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
@@ -66,7 +66,7 @@
        socclocks: clocks {
                compatible = "fsl,mpc8308-clk";
                #clock-cells = <1>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        timer {
 };
 
 &board_soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clocks = <&socclocks MPC83XX_CLK_CSB>;
 
        memory@2000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        sdhc@2e000 {
 };
 
 &board_soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &GPIO_VB0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &serial0 {
        clocks = <&socclocks MPC83XX_CLK_CSB>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &serial1 {
        clocks = <&socclocks MPC83XX_CLK_CSB>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &pci0 {
index fd11fe6..7e776f8 100644 (file)
@@ -8,9 +8,9 @@
 
 / {
        cpus {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                PowerPC,8321@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
 
 &serial0 {
        clock-frequency = <132000000>;
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        par_io@1400 {
                compatible = "fsl,mpc8360-par_io";
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                serial_pin@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@3 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@4 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@5 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@6 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@7 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
index 5c78529..50c886b 100644 (file)
@@ -8,9 +8,9 @@
 
 / {
        cpus {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                PowerPC,8360@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
 };
 
 &soc {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 
        par_io@1400 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                serial_pin@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@3 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@4 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@5 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@6 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                ucc_pin@7 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 };
 
 &serial0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
 };
index d027762..b26e240 100644 (file)
@@ -24,7 +24,7 @@
        };
 
        soc@ffe000000 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                spi@110000 {
                        /* This documents where km_fpgacfg should be appear */
                        fpga@0 {
@@ -39,7 +39,7 @@
                };
 
                i2c@118000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mux@70 {
                                i2c@1 { /* IVM bus */
                                        reg = <1>;
@@ -50,7 +50,7 @@
                };
 
                serial@11c500 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        clock-frequency = <200000000>;
                };
 
index 0ed519c..a838bd9 100644 (file)
@@ -9,7 +9,7 @@ i2c@3000 {
        #size-cells = <0>;
        cell-index = <0>;
        compatible = "fsl-i2c";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        reg = <0x3000 0x100>;
        interrupts = <43 2 0 0>;
        dfsrr;
index 78b0fcf..96cd009 100644 (file)
@@ -9,7 +9,7 @@ i2c@3100 {
        #size-cells = <0>;
        cell-index = <1>;
        compatible = "fsl-i2c";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        reg = <0x3100 0x100>;
        interrupts = <43 2 0 0>;
        dfsrr;
index 9d0ab88..7fb09e0 100644 (file)
@@ -9,7 +9,7 @@ i2c0: i2c@118000 {
        #size-cells = <0>;
        cell-index = <0>;
        compatible = "fsl-i2c";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        reg = <0x118000 0x100>;
        interrupts = <38 2 0 0>;
 };
@@ -19,7 +19,7 @@ i2c1: i2c@118100 {
        #size-cells = <0>;
        cell-index = <1>;
        compatible = "fsl-i2c";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        reg = <0x118100 0x100>;
        interrupts = <38 2 0 0>;
 };
index de0a22e..f469abc 100644 (file)
@@ -9,7 +9,7 @@ i2c2: i2c@119000 {
        #size-cells = <0>;
        cell-index = <2>;
        compatible = "fsl-i2c";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        reg = <0x119000 0x100>;
        interrupts = <39 2 0 0>;
 };
@@ -19,7 +19,7 @@ i2c3: i2c@119100 {
        #size-cells = <0>;
        cell-index = <3>;
        compatible = "fsl-i2c";
-       u-boot,dm-pre-reloc;
+       bootph-all;
        reg = <0x119100 0x100>;
        interrupts = <39 2 0 0>;
 };
index 88df031..c2a28ea 100644 (file)
@@ -16,7 +16,7 @@
 
        soc8544@e0000000 {
                i2c@3000 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        i2c_eeprom0: eeprom@51{
                                compatible = "atmel,24c64";
@@ -34,7 +34,7 @@
 };
 
 &serial0 {
-       u-boot,dm-pre-reloc;
+       bootph-all;
        clock-frequency = <333333330>;
 };
 
index 7011f59..aef9159 100644 (file)
@@ -2,51 +2,51 @@
 
 / {
        cpus {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                CPU0: cpu@0 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        CPU0_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                CPU1: cpu@1 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        CPU1_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                CPU2: cpu@2 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        CPU2_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                CPU3: cpu@3 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        CPU3_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
 
        memory@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
 
                plicsw: interrupt-controller@e6400000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
 
                plmt0@e6000000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 
        serial0: serial@f0300000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
 };
index b7cd600..360679a 100644 (file)
@@ -9,47 +9,47 @@
        cpus {
                assigned-clocks = <&prci PRCI_CLK_COREPLL>;
                assigned-clock-rates = <1000000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
                cpu0: cpu@0 {
                        clocks = <&prci PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        status = "okay";
                        cpu0_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu1: cpu@1 {
                        clocks = <&prci PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu1_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu2: cpu@2 {
                        clocks = <&prci PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu2_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu3: cpu@3 {
                        clocks = <&prci PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu3_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu4: cpu@4 {
                        clocks = <&prci PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu4_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                otp: otp@10070000 {
                        compatible = "sifive,fu540-c000-otp";
                        reg = <0x0 0x10070000 0x0 0x1000>;
@@ -63,7 +63,7 @@
                                               &cpu3_intc 3 &cpu3_intc 7
                                               &cpu4_intc 3 &cpu4_intc 7>;
                        reg = <0x0 0x2000000 0x0 0x10000>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
                prci: clock-controller@10000000 {
                        #reset-cells = <1>;
                               0x0 0x100b8000 0x0 0x1000>;
                        clocks = <&prci PRCI_CLK_DDRPLL>;
                        clock-frequency = <933333324>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &prci {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &qspi2 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &eth0 {
index 917e9bf..706224b 100644 (file)
@@ -9,47 +9,47 @@
        cpus {
                assigned-clocks = <&prci FU740_PRCI_CLK_COREPLL>;
                assigned-clock-rates = <1200000000>;
-               u-boot,dm-spl;
+               bootph-pre-ram;
                cpu0: cpu@0 {
                        clocks = <&prci FU740_PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        status = "okay";
                        cpu0_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu1: cpu@1 {
                        clocks = <&prci FU740_PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu1_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu2: cpu@2 {
                        clocks = <&prci FU740_PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu2_intc: interrupt-controller {
-                                u-boot,dm-spl;
+                                bootph-pre-ram;
                        };
                };
                cpu3: cpu@3 {
                        clocks = <&prci FU740_PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu3_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
                cpu4: cpu@4 {
                        clocks = <&prci FU740_PRCI_CLK_COREPLL>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        cpu4_intc: interrupt-controller {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
                };
        };
 
        soc {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                clint: clint@2000000 {
                        compatible = "riscv,clint0";
                        interrupts-extended = <&cpu0_intc 3 &cpu0_intc 7
@@ -58,7 +58,7 @@
                                               &cpu3_intc 3 &cpu3_intc 7
                                               &cpu4_intc 3 &cpu4_intc 7>;
                        reg = <0x0 0x2000000 0x0 0x10000>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
                prci: clock-controller@10000000 {
                        #reset-cells = <1>;
                               0x0 0x100b8000 0x0 0x1000>;
                        clocks = <&prci FU740_PRCI_CLK_DDRPLL>;
                        clock-frequency = <933333324>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                };
        };
 };
 
 &prci {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &uart0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &spi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &i2c0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
 
 &eth0 {
index 51b5661..e89b7d0 100644 (file)
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        hfclk {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        rtcclk {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
 };
 };
 
 &qspi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &qspi2 {
        mmc@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 1ee8ab1..39d6277 100644 (file)
@@ -13,7 +13,7 @@
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        config {
        };
 
        hfclk {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
        rtcclk {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 
 };
 };
 
 &qspi0 {
-       u-boot,dm-spl;
+       bootph-pre-ram;
        flash@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &spi0 {
        mmc@0 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
        };
 };
 
 &gpio {
-       u-boot,dm-spl;
+       bootph-pre-ram;
 };
index 3cc8379..6b85860 100644 (file)
@@ -91,7 +91,7 @@
                         <&sysclk K210_CLK_SRAM1>,
                         <&sysclk K210_CLK_AI>;
                clock-names = "sram0", "sram1", "aisram";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        clocks {
@@ -99,7 +99,7 @@
                        compatible = "fixed-clock";
                        #clock-cells = <0>;
                        clock-frequency = <26000000>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
                                clocks = <&sysclk K210_CLK_APB1>;
                                clock-names = "pclk";
                                reg-io-width = <4>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
 
                                sysclk: clock-controller {
                                        #clock-cells = <1>;
                                        clocks = <&in0>;
                                        assigned-clocks = <&sysclk K210_CLK_PLL1>;
                                        assigned-clock-rates = <390000000>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
 
                                sysrst: reset-controller {
index abc6016..e0553d5 100644 (file)
@@ -32,7 +32,7 @@
 
                CPU0: cpu@0 {
                        clocks = <&clk0>;
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        device_type = "cpu";
                        reg = <0>;
                        compatible = "openhwgroup,cva6", "riscv";
@@ -74,7 +74,7 @@
        };
 
        memory@80000000 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                device_type = "memory";
                reg = < 0x00000000 0x80000000 0x00000000 0x40000000 >;
        };
                };
 
                sdhci_0: sdhci@f000000000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        compatible = "openpiton,piton-mmc", "openpiton,mmc";
                        reg = < 0x000000f0 0x00000000 0x00000000 0x00300000 >;
                };
                };
 
                PLIC0: plic@fff1100000 {
-                       u-boot,dm-spl;
+                       bootph-pre-ram;
                        #interrupt-cells = <1>;
                        compatible = "sifive,plic-1.0.0", "openpiton,plic";
                        interrupt-controller;
index 88b57bf..a4c1b8f 100644 (file)
@@ -49,7 +49,7 @@
 
        cros_ec: cros-ec {
                reg = <0 0>;
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                compatible = "google,cros-ec-sandbox";
        };
 
@@ -76,7 +76,7 @@
                clock-frequency = <400000>;
                pinctrl-names = "default";
                pinctrl-0 = <&pinctrl_i2c0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pcic: pci@0 {
@@ -90,7 +90,7 @@
        };
 
        spi: spi@0 {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                #address-cells = <1>;
                #size-cells = <0>;
                reg = <0 0>;
index 7e7fcff..1f446e6 100644 (file)
        };
 
        clk_fixed: clk-fixed {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "sandbox,fixed-clock";
                #clock-cells = <0>;
                clock-frequency = <1234>;
        };
 
        clk_sandbox: clk-sbox {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "sandbox,clk";
                #clock-cells = <1>;
                assigned-clocks = <&clk_sandbox 3>;
@@ -64,7 +64,7 @@
        };
 
        clk-test {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "sandbox,clk-test";
                clocks = <&clk_fixed>,
                         <&clk_sandbox 1>,
@@ -75,7 +75,7 @@
        };
 
        gpio_a: gpios@0 {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                gpio-controller;
                compatible = "sandbox,gpio";
                #gpio-cells = <1>;
@@ -84,7 +84,7 @@
        };
 
        gpio_b: gpios@1 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                gpio-controller;
                compatible = "sandbox,gpio";
                #gpio-cells = <2>;
@@ -93,7 +93,7 @@
        };
 
        gpio-test {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,gpio-test";
                test-gpios = <&gpio_b 3 0>;
        };
                        reg = <0x43>;
                        compatible = "sandbox-rtc";
                        sandbox,emul = <&emul0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
                sandbox_pmic: sandbox_pmic {
                        reg = <0x40>;
                };
 
                i2c_emul: emul {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0xff>;
                        compatible = "sandbox,i2c-emul-parent";
                        emul_eeprom: emul-eeprom {
                                #emul-cells = <0>;
                        };
                        emul0: emul0 {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                compatible = "sandbox,i2c-rtc-emul";
                                #emul-cells = <0>;
                        };
        };
 
        irq_sandbox: irq-sbox {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,irq";
                interrupt-controller;
                #interrupt-cells = <2>;
        };
 
        irq-test {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,irq-test";
                interrupts-extended = <&irq_sandbox 3 0>;
        };
 
        lcd {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                compatible = "sandbox,lcd-sdl";
                xres = <1366>;
                yres = <768>;
 
        reset@1 {
                compatible = "sandbox,reset";
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 
        rng {
 
        spi@0 {
                firmware_storage_spi: flash@0 {
-                       u-boot,dm-pre-proper;
+                       bootph-some-ram;
                        reg = <0>;
                        compatible = "spansion,m25p16", "jedec,spi-nor";
                        spi-max-frequency = <40000000>;
        };
 
        spl-test {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,spl-test";
                boolval;
                intval = <1>;
        };
 
        spl-test2 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,spl-test";
                intval = <3>;
                intarray = <5>;
        };
 
        spl-test3 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,spl-test";
                stringarray = "one";
                maybe-empty-int = <1>;
        };
 
        spl-test5 {
-               u-boot,dm-vpl;
+               bootph-verify;
                compatible = "sandbox,spl-test";
                stringarray = "tpl";
        };
 
        spl-test6 {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                compatible = "sandbox,spl-test";
                stringarray = "pre-proper";
        };
 
        spl-test7 {
-               u-boot,dm-spl;
+               bootph-pre-ram;
                compatible = "sandbox,spl-test";
                stringarray = "spl";
        };
 
        /* Needs to be available prior to relocation */
        uart0: serial {
-               u-boot,dm-spl;
-               u-boot,dm-tpl;
-               u-boot,dm-vpl;
+               bootph-pre-ram;
+               bootph-pre-sram;
+               bootph-verify;
                compatible = "sandbox,serial";
                sandbox,text-colour = "cyan";
                pinctrl-names = "default";
        };
 
        keyboard-controller {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 };
index a9cd790..f21fc18 100644 (file)
@@ -46,7 +46,7 @@
        /* ... */
        cros_ec: cros-ec {
                reg = <0 0 0 0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "google,cros-ec-sandbox";
        };
 
@@ -81,7 +81,7 @@
        };
 
        spi: spi@0 {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                #address-cells = <1>;
                #size-cells = <0>;
                reg = <0 0 0 0>;
index 88d4d3c..05e0912 100644 (file)
@@ -80,7 +80,7 @@
        };
 
        bootstd {
-               u-boot,dm-vpl;
+               bootph-verify;
                compatible = "u-boot,boot-std";
 
                filename-prefixes = "/", "/boot/";
                 * before the parititon starts
                 */
                firmware0 {
-                       u-boot,dm-vpl;
+                       bootph-verify;
                        compatible = "fwupd,vbe-simple";
                        storage = "mmc1";
                        skip-offset = <0x200>;
                 * running U-Boot
                 */
                firmware1 {
-                       u-boot,dm-vpl;
+                       bootph-verify;
                        status = "disabled";
                        compatible = "fwupd,vbe-simple";
                        storage = "mmc3";
                compatible = "denx,u-boot-fdt-test";
                ping-expect = <0>;
                ping-add = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                test-gpios = <&gpio_a 1>, <&gpio_a 4>,
                        <&gpio_b 5 GPIO_ACTIVE_HIGH 3 2 1>,
                        <0>, <&gpio_a 12>;
        };
 
        lcd {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "sandbox,lcd-sdl";
                pinctrl-names = "default";
                pinctrl-0 = <&pinmux_lcd_pins>;
                        reg = <0x1>;
                        timebase-frequency = <3000000>;
                        compatible = "sandbox,cpu_sandbox";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu2: cpu@2 {
                        device_type = "cpu";
                        reg = <0x2>;
                        compatible = "sandbox,cpu_sandbox";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                cpu3: cpu@3 {
                        device_type = "cpu";
                        reg = <0x3>;
                        compatible = "sandbox,cpu_sandbox";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
 
        reset@0 {
                compatible = "sandbox,warm-reset";
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 
        reset@1 {
                compatible = "sandbox,reset";
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 
        resetc: reset-ctl {
 
        uart0: serial {
                compatible = "sandbox,serial";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                pinctrl-names = "default";
                pinctrl-0 = <&pinmux_uart0_pins>;
        };
index da0648c..8e15331 100644 (file)
@@ -21,7 +21,7 @@
                #clock-cells = <0>;
                compatible = "fixed-clock";
                clock-frequency = <60000000>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        scif1: serial@ffe80000 {
@@ -30,7 +30,7 @@
                clocks = <&scif_clks>;
                clock-names = "fck";
                status = "okay";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pci@fe200000 {
index 7637c9b..a133a5d 100644 (file)
@@ -69,12 +69,12 @@ DECLARE_GLOBAL_DATA_PTR;
  * CPUS are numbered sequentially from 0 using the device tree:
  *
  *     cpus {
- *             u-boot,dm-pre-reloc;
+ *             bootph-all;
  *             #address-cells = <1>;
  *             #size-cells = <0>;
  *
  *             cpu@0 {
- *                     u-boot,dm-pre-reloc;
+ *                     bootph-all;
  *                     device_type = "cpu";
  *                     compatible = "intel,apl-cpu";
  *                     reg = <0>;
index b92729d..b197e4b 100644 (file)
@@ -92,7 +92,7 @@
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                                use-lvl-write-cache;
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                                use-lvl-write-cache;
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x20>;
                                bank-name = "C";
                                use-lvl-write-cache;
 
                        gpiod {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x60 0x20>;
                                bank-name = "D";
                                use-lvl-write-cache;
 
                        gpioe {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x80 0x20>;
                                bank-name = "E";
                                use-lvl-write-cache;
 
                        gpiof {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0xA0 0x20>;
                                bank-name = "F";
                                use-lvl-write-cache;
index e9b56de..4380dde 100644 (file)
                compatible = "intel,pci-baytrail", "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                                use-lvl-write-cache;
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                                use-lvl-write-cache;
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x20>;
                                bank-name = "C";
                                use-lvl-write-cache;
 
                        gpiod {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x60 0x20>;
                                bank-name = "D";
                                use-lvl-write-cache;
 
                        gpioe {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x80 0x20>;
                                bank-name = "E";
                                use-lvl-write-cache;
 
                        gpiof {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0xA0 0x20>;
                                bank-name = "F";
                                use-lvl-write-cache;
index 7a27367..3d35e46 100644 (file)
@@ -70,7 +70,7 @@
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
index 69a1c1c..8bfb2c0 100644 (file)
        clk: clock {
                compatible = "intel,apl-clk";
                #clock-cells = <1>;
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 
        cpus {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                #address-cells = <1>;
                #size-cells = <0>;
 
                cpu_0: cpu@0 {
-                       u-boot,dm-pre-proper;
-                       u-boot,dm-spl;
+                       bootph-some-ram;
+                       bootph-pre-ram;
                        device_type = "cpu";
                        compatible = "intel,apl-cpu";
                        reg = <0>;
        };
 
        acpi_gpe: general-purpose-events {
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                reg = <IOMAP_ACPI_BASE IOMAP_ACPI_SIZE>;
                compatible = "intel,acpi-gpe";
                interrupt-controller;
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0 0x10000000
                        0x42000000 0x0 0xb0000000 0xb0000000 0 0x10000000
                        0x01000000 0x0 0x1000 0x1000 0 0xefff>;
                u-boot,skip-auto-config-until-reloc;
 
                host_bridge: host-bridge@0,0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x00000000 0 0 0 0>;
                        compatible = "intel,apl-hostbridge";
                        pciex-region-size = <0x10000000>;
                        fsp_s: fsp-s {
                        };
                        fsp_m: fsp-m {
-                               u-boot,dm-spl;
+                               bootph-pre-ram;
                        };
 
                        nhlt {
                };
 
                punit@0,1 {
-                       u-boot,dm-pre-proper;
-                       u-boot,dm-spl;
+                       bootph-some-ram;
+                       bootph-pre-ram;
                        reg = <0x00000800 0 0 0 0>;
                        compatible = "intel,apl-punit";
                };
 
                gma@2,0 {
-                       u-boot,dm-pre-proper;
+                       bootph-some-ram;
                        reg = <0x00001000 0 0 0 0>;
                        compatible = "fsp-fb";
                };
 
                p2sb: p2sb@d,0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x02006810 0 0 0 0>;
                        compatible = "intel,p2sb";
                        early-regs = <IOMAP_P2SB_BAR 0x100000>;
 
                        n {
                                compatible = "intel,apl-pinctrl";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                intel,p2sb-port-id = <PID_GPIO_N>;
                                acpi,path = "\\_SB.GPO0";
                                gpio_n: gpio-n {
                                        compatible = "intel,gpio";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        gpio-controller;
                                        #gpio-cells = <2>;
                                        linux-name = "INT3452:00";
                        };
 
                        nw {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                compatible = "intel,apl-pinctrl";
                                intel,p2sb-port-id = <PID_GPIO_NW>;
                                #gpio-cells = <2>;
                                acpi,path = "\\_SB.GPO1";
                                gpio_nw: gpio-nw {
                                        compatible = "intel,gpio";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        gpio-controller;
                                        #gpio-cells = <2>;
                                        linux-name = "INT3452:01";
                        };
 
                        w {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                compatible = "intel,apl-pinctrl";
                                intel,p2sb-port-id = <PID_GPIO_W>;
                                #gpio-cells = <2>;
                                acpi,path = "\\_SB.GPO2";
                                gpio_w: gpio-w {
                                        compatible = "intel,gpio";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        gpio-controller;
                                        #gpio-cells = <2>;
                                        linux-name = "INT3452:02";
                        };
 
                        sw {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                compatible = "intel,apl-pinctrl";
                                intel,p2sb-port-id = <PID_GPIO_SW>;
                                #gpio-cells = <2>;
                                acpi,path = "\\_SB.GPO3";
                                gpio_sw: gpio-sw {
                                        compatible = "intel,gpio";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        gpio-controller;
                                        #gpio-cells = <2>;
                                        linux-name = "INT3452:03";
                        };
 
                        itss {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                compatible = "intel,itss";
                                intel,p2sb-port-id = <PID_ITSS>;
                                intel,pmc-routes = <
                };
 
                pmc@d,1 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x6900 0 0 0 0>;
 
                        /*
                };
 
                spi: fast-spi@d,2 {
-                       u-boot,dm-pre-proper;
-                       u-boot,dm-spl;
+                       bootph-some-ram;
+                       bootph-pre-ram;
                        reg = <0x02006a10 0 0 0 0>;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        fwstore_spi: spi-flash@0 {
                                #size-cells = <1>;
                                #address-cells = <1>;
-                               u-boot,dm-pre-proper;
-                               u-boot,dm-spl;
+                               bootph-some-ram;
+                               bootph-pre-ram;
                                reg = <0>;
                                m25p,fast-read;
                                compatible = "winbond,w25q128fw",
                                rw-mrc-cache {
                                        label = "rw-mrc-cache";
                                        reg = <0x008e0000 0x00010000>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                                rw-var-mrc-cache {
                                        label = "rw-mrc-cache";
                                        reg = <0x008f0000 0x0001000>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                };
                        };
                };
                        compatible = "intel,apl-i2c", "snps,designware-i2c-pci";
                        reg = <0x0200b210 0 0 0 0>;
                        early-regs = <IOMAP_I2C2_BASE 0x1000>;
-                       u-boot,dm-pre-proper;
+                       bootph-some-ram;
                        #address-cells = <1>;
                        #size-cells = <0>;
                        clock-frequency = <400000>;
                        tpm: tpm@50 {
                                reg = <0x50>;
                                compatible = "google,cr50";
-                               u-boot,dm-pre-proper;
+                               bootph-some-ram;
                                u-boot,i2c-offset-len = <0>;
                                ready-gpios = <&gpio_n 28 GPIO_ACTIVE_LOW>;
                                interrupts-extended = <&acpi_gpe GPIO_28_IRQ
 
                serial: serial@18,2 {
                        reg = <0x0200c210 0 0 0 0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "intel,apl-ns16550";
                        early-regs = <0xde000000 0x20>;
                        reg-shift = <2>;
                pch: pch@1f,0 {
                        reg = <0x0000f800 0 0 0 0>;
                        compatible = "intel,apl-pch";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
 
                                compatible = "intel,apl-lpc";
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                cros_ec: cros-ec {
-                                       u-boot,dm-pre-proper;
-                                       u-boot,dm-vpl;
+                                       bootph-some-ram;
+                                       bootph-verify;
                                        compatible = "google,cros-ec-lpc";
                                        reg = <0x204 1 0x200 1 0x880 0x80>;
 
 };
 
 &fsp_s {
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 
        fsps,ish-enable = <0>;
        fsps,enable-sata = <0>;
 &rtc {
        #address-cells = <1>;
        #size-cells = <0>;
-       u-boot,dm-pre-proper;
+       bootph-some-ram;
 };
index 11ff520..36956f4 100644 (file)
@@ -71,7 +71,7 @@
 
        pch_pinctrl {
                compatible = "intel,x86-pinctrl";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                reg = <0 0>;
 
                gpio_a0 {
                };
 
                gpio_a10 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        gpio-offset = <0 10>;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                };
 
                gpio_b9 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        gpio-offset = <0x30 9>;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                };
 
                gpio_b10 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        gpio-offset = <0x30 10>;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                };
 
                gpio_b11 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        gpio-offset = <0x30 11>;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xe0000000 0xe0000000 0 0x10000000
                        0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
                        0x01000000 0x0 0x1000 0x1000 0 0xefff>;
 
                northbridge@0,0 {
                        reg = <0x00000000 0 0 0 0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "intel,bd82x6x-northbridge";
                        board-id-gpios = <&gpio_b 9 0>, <&gpio_b 10 0>,
                                        <&gpio_b 11 0>, <&gpio_a 10 0>;
                        spd {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                elpida_4Gb_1600_x16 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <0>;
                                        data = [92 10 0b 03 04 19 02 02
                                                03 52 01 08 0a 00 fe 00
                                                00 00 00 00 00 00 00 00];
                                };
                                samsung_4Gb_1600_1.35v_x16 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <1>;
                                        data = [92 11 0b 03 04 19 02 02
                                                03 11 01 08 0a 00 fe 00
                me@16,0 {
                        reg = <0x0000b000 0 0 0 0>;
                        compatible = "intel,me";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                usb_1: usb@1a,0 {
                pch@1f,0 {
                        reg = <0x0000f800 0 0 0 0>;
                        compatible = "intel,bd82x6x", "intel,pch9";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        intel,pirq-routing = <0x8b 0x8a 0x8b 0x8b
                                #address-cells = <1>;
                                #size-cells = <0>;
                                compatible = "intel,ich9-spi";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                spi-flash@0 {
                                        #size-cells = <1>;
                                        #address-cells = <1>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <0>;
                                        m25p,fast-read;
                                        compatible = "winbond,w25q64",
                                        rw-mrc-cache {
                                                label = "rw-mrc-cache";
                                                reg = <0x003e0000 0x00010000>;
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                        };
                                };
                        };
 
                        gpio_a: gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #gpio-cells = <2>;
                                gpio-controller;
                                reg = <0 0x10>;
 
                        gpio_b: gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #gpio-cells = <2>;
                                gpio-controller;
                                reg = <0x30 0x10>;
 
                        gpio_c: gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #gpio-cells = <2>;
                                gpio-controller;
                                reg = <0x40 0x10>;
                                compatible = "intel,bd82x6x-lpc";
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                intel,gen-dec = <0x800 0xfc 0x900 0xfc>;
                                cros-ec@200 {
                                        compatible = "google,cros-ec";
                sata@1f,2 {
                        compatible = "intel,pantherpoint-ahci";
                        reg = <0x0000fa00 0 0 0 0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        intel,sata-mode = "ahci";
                        intel,sata-port-map = <1>;
                        intel,sata-port0-gen3-tx = <0x00880a7f>;
                smbus: smbus@1f,3 {
                        compatible = "intel,ich-i2c";
                        reg = <0x0000fb00 0 0 0 0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        };
 
        microcode {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                update@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 #include "microcode/m12306a9_0000001b.dtsi"
                };
        };
index 930ec1a..96705ce 100644 (file)
 
        pch_pinctrl {
                compatible = "intel,x86-broadwell-pinctrl";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                reg = <0 0>;
 
                /* Put this first: it is the default */
                gpio_unused: gpio-unused {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                        owner = <OWNER_GPIO>;
@@ -90,7 +90,7 @@
                };
 
                gpio_acpi_sci: acpi-sci {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                        invert;
@@ -98,7 +98,7 @@
                };
 
                gpio_acpi_smi: acpi-smi {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                        invert;
                };
 
                gpio_input: gpio-input {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                        owner = <OWNER_GPIO>;
                };
 
                gpio_input_invert: gpio-input-invert {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                        owner = <OWNER_GPIO>;
                };
 
                gpio_native: gpio-native {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                gpio_out_high: gpio-out-high {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_OUTPUT>;
                        output-value = <1>;
                };
 
                gpio_out_low: gpio-out-low {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_OUTPUT>;
                        output-value = <0>;
                };
 
                gpio_pirq: gpio-pirq {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        mode-gpio;
                        direction = <PIN_INPUT>;
                        owner = <OWNER_GPIO>;
                };
 
                soc_gpio@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        config =
                                <0 &gpio_unused 0>,     /* unused */
                                <1 &gpio_unused 0>,     /* unused */
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xe0000000 0xe0000000 0 0x10000000
                        0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
                        0x01000000 0x0 0x1000 0x1000 0 0xefff>;
                        compatible = "intel,broadwell-northbridge";
                        board-id-gpios = <&gpio_c 5 0>, <&gpio_c 4 0>,
                                        <&gpio_c 3 0>, <&gpio_c 1 0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        spd {
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                samsung_4 {
                                        reg = <6>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        data = [91 20 f1 03 04 11 05 0b
                                                03 11 01 08 0a 00 50 01
                                                78 78 90 50 90 11 50 e0
                                         * columns 10, density 4096 mb, x32
                                         */
                                        reg = <8>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        data = [91 20 f1 03 04 11 05 0b
                                                03 11 01 08 0a 00 50 01
                                                78 78 90 50 90 11 50 e0
                                        };
                                samsung_8 {
                                        reg = <10>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        data = [91 20 f1 03 04 12 05 0a
                                                03 11 01 08 0a 00 50 01
                                                78 78 90 50 90 11 50 e0
                                         * columns 11, density 4096 mb, x16
                                         */
                                        reg = <12>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        data = [91 20 f1 03 04 12 05 0a
                                                03 11 01 08 0a 00 50 01
                                                78 78 90 50 90 11 50 e0
                                         * columns 11, density 8192 mb, x16
                                         */
                                        reg = <13>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        data = [91 20 f1 03 05 1a 05 0a
                                                03 11 01 08 0a 00 50 01
                                                78 78 90 50 90 11 50 e0
                                         * columns 11, density 8192 mb, x16
                                         */
                                        reg = <15>;
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        data = [91 20 f1 03 05 1a 05 0a
                                                03 11 01 08 0a 00 50 01
                                                78 78 90 50 90 11 50 e0
                me@16,0 {
                        reg = <0x0000b000 0 0 0 0>;
                        compatible = "intel,me";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
 
                usb_0: usb@1d,0 {
                pch: pch@1f,0 {
                        reg = <0x0000f800 0 0 0 0>;
                        compatible = "intel,broadwell-pch";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
                        intel,pirq-routing = <0x8b 0x8a 0x8b 0x8b
                        power-enable-gpio = <&gpio_a 23 0>;
 
                        spi: spi {
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #address-cells = <1>;
                                #size-cells = <0>;
                                compatible = "intel,ich9-spi";
                                fwstore_spi: spi-flash@0 {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        #size-cells = <1>;
                                        #address-cells = <1>;
                                        reg = <0>;
                                                        "jedec,spi-nor";
                                        memory-map = <0xff800000 0x00800000>;
                                        rw-mrc-cache {
-                                               u-boot,dm-pre-reloc;
+                                               bootph-all;
                                                label = "rw-mrc-cache";
                                                reg = <0x003e0000 0x00010000>;
                                        };
 
                        gpio_a: gpioa {
                                compatible = "intel,broadwell-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #gpio-cells = <2>;
                                gpio-controller;
                                reg = <0 0>;
 
                        gpio_b: gpiob {
                                compatible = "intel,broadwell-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #gpio-cells = <2>;
                                gpio-controller;
                                reg = <1 0>;
 
                        gpio_c: gpioc {
                                compatible = "intel,broadwell-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                #gpio-cells = <2>;
                                gpio-controller;
                                reg = <2 0>;
                                compatible = "intel,broadwell-lpc";
                                #address-cells = <1>;
                                #size-cells = <0>;
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                intel,gen-dec = <0x800 0xfc 0x900 0xfc>;
                                cros_ec: cros-ec {
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        compatible = "google,cros-ec-lpc";
                                        reg = <0x204 1 0x200 1 0x880 0x80>;
 
                sata@1f,2 {
                        compatible = "intel,wildcatpoint-ahci";
                        reg = <0x0000fa00 0 0 0 0>;
-                       u-boot,dm-pre-proper;
+                       bootph-some-ram;
                        intel,sata-mode = "ahci";
                        intel,sata-port-map = <1>;
                        intel,sata-port0-gen3-tx = <0x72>;
                smbus: smbus@1f,3 {
                        compatible = "intel,ich-i2c";
                        reg = <0x0000fb00 0 0 0 0>;
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                };
        };
 
        tpm {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                reg = <0xfed40000 0x5000>;
                compatible = "infineon,slb9635lpc";
                secdata {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        compatible = "google,tpm-secdata";
                };
        };
 
        microcode {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                update@0 {
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 #include "microcode/mc0306d4_00000018.dtsi"
                };
        };
        #address-cells = <1>;
        #size-cells = <0>;
        nvdata {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "google,cmos-nvdata";
                reg = <0x26>;
        };
index b25f759..242d852 100644 (file)
@@ -29,7 +29,7 @@
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xe0000000 0xe0000000 0 0x10000000
                        0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
                        0x01000000 0x0 0x1000 0x1000 0 0xf000>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x10>;
                                bank-name = "A";
                        };
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x30 0x10>;
                                bank-name = "B";
                        };
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x10>;
                                bank-name = "C";
                        };
index 705157c..8230639 100644 (file)
                compatible = "intel,pci-baytrail", "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                                use-lvl-write-cache;
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                                use-lvl-write-cache;
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x20>;
                                bank-name = "C";
                                use-lvl-write-cache;
 
                        gpiod {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x60 0x20>;
                                bank-name = "D";
                                use-lvl-write-cache;
 
                        gpioe {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x80 0x20>;
                                bank-name = "E";
                                use-lvl-write-cache;
 
                        gpiof {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0xA0 0x20>;
                                bank-name = "F";
                                use-lvl-write-cache;
index d21978d..f9ff534 100644 (file)
 
        pci {
                compatible = "pci-x86";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        serial: serial {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "coreboot-serial";
        };
 
index 58395b5..4833aab 100644 (file)
@@ -92,7 +92,7 @@
                #address-cells = <3>;
                #size-cells = <2>;
                compatible = "pci-x86";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0 0x10000000
                          0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
                pch@1f,0 {
                        reg = <0x0000f800 0 0 0 0>;
                        compatible = "intel,bd82x6x";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        #address-cells = <1>;
                        #size-cells = <1>;
 
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x10>;
                                bank-name = "A";
                        };
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x30 0x10>;
                                bank-name = "B";
                        };
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x10>;
                                bank-name = "C";
                        };
index 5768352..6428230 100644 (file)
@@ -71,7 +71,7 @@
                #address-cells = <3>;
                #size-cells = <2>;
                compatible = "pci-x86";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x40000000 0x40000000 0 0x80000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
                        #address-cells = <3>;
                        #size-cells = <2>;
                        compatible = "pci-bridge";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x0000b800 0x0 0x0 0x0 0x0>;
 
                        topcliff@0,0 {
                                #address-cells = <3>;
                                #size-cells = <2>;
                                compatible = "pci-bridge";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x00010000 0x0 0x0 0x0 0x0>;
 
                                pciuart0: uart@a,1 {
@@ -96,7 +96,7 @@
                                                        "pciclass,070002",
                                                        "pciclass,0700",
                                                        "ns16550";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <0x00025100 0x0 0x0 0x0 0x0
                                               0x01025110 0x0 0x0 0x0 0x0>;
                                        reg-shift = <0>;
                                                        "pciclass,070002",
                                                        "pciclass,0700",
                                                        "ns16550";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <0x00025200 0x0 0x0 0x0 0x0
                                               0x01025210 0x0 0x0 0x0 0x0>;
                                        reg-shift = <0>;
                                                        "pciclass,070002",
                                                        "pciclass,0700",
                                                        "ns16550";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <0x00025300 0x0 0x0 0x0 0x0
                                               0x01025310 0x0 0x0 0x0 0x0>;
                                        reg-shift = <0>;
                                                        "pciclass,070002",
                                                        "pciclass,0700",
                                                        "ns16550";
-                                       u-boot,dm-pre-reloc;
+                                       bootph-all;
                                        reg = <0x00025400 0x0 0x0 0x0 0x0
                                               0x01025410 0x0 0x0 0x0 0x0>;
                                        reg-shift = <0>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                        };
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                        };
index dff2345..9193e51 100644 (file)
                compatible = "intel,pci-baytrail", "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
                                        "pciclass,070002",
                                        "pciclass,0700",
                                        "ns16550";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x0200f310 0x0 0x0 0x0 0x0>;
                        reg-shift = <2>;
                        clock-frequency = <58982400>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                                use-lvl-write-cache;
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                                use-lvl-write-cache;
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x20>;
                                bank-name = "C";
                                use-lvl-write-cache;
 
                        gpiod {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x60 0x20>;
                                bank-name = "D";
                                use-lvl-write-cache;
 
                        gpioe {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x80 0x20>;
                                bank-name = "E";
                                use-lvl-write-cache;
 
                        gpiof {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0xA0 0x20>;
                                bank-name = "F";
                                use-lvl-write-cache;
index b3658b8..7af8507 100644 (file)
@@ -55,7 +55,7 @@
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
 
        reset {
                compatible = "intel,reset-tangier";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        pinctrl {
index a5316e2..6d843a9 100644 (file)
@@ -23,7 +23,7 @@
 
        reset {
                compatible = "efi,reset";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
        efi-fb {
                compatible = "efi-fb";
index 087865f..1a6dd7d 100644 (file)
@@ -33,7 +33,7 @@
 
        pci {
                compatible = "pci-x86";
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 
        efi-fb {
index 4120e8f..08be190 100644 (file)
@@ -69,7 +69,7 @@
                #address-cells = <3>;
                #size-cells = <2>;
                compatible = "pci-x86";
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x90000000 0x90000000 0 0x20000000
                          0x42000000 0x0 0xb0000000 0xb0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
@@ -80,7 +80,7 @@
                                        "pciclass,070002",
                                        "pciclass,0700",
                                        "ns16550";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0x0000a500 0x0 0x0 0x0 0x0
                               0x0200a510 0x0 0x0 0x0 0x0>;
                        reg-shift = <2>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                        };
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                        };
index 68e0510..1182b4b 100644 (file)
                compatible = "intel,pci-baytrail", "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0x80000000 0x80000000 0 0x40000000
                          0x42000000 0x0 0xc0000000 0xc0000000 0 0x20000000
                          0x01000000 0x0 0x2000 0x2000 0 0xe000>;
 
                        gpioa {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0 0x20>;
                                bank-name = "A";
                                use-lvl-write-cache;
 
                        gpiob {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x20 0x20>;
                                bank-name = "B";
                                use-lvl-write-cache;
 
                        gpioc {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x40 0x20>;
                                bank-name = "C";
                                use-lvl-write-cache;
 
                        gpiod {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x60 0x20>;
                                bank-name = "D";
                                use-lvl-write-cache;
 
                        gpioe {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0x80 0x20>;
                                bank-name = "E";
                                use-lvl-write-cache;
 
                        gpiof {
                                compatible = "intel,ich6-gpio";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                reg = <0xA0 0x20>;
                                bank-name = "F";
                                use-lvl-write-cache;
index 6556e9e..3bb2f12 100644 (file)
        cpus {
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        device_type = "cpu";
                        compatible = "cpu-qemu";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0>;
                        intel,apic-id = <0>;
                };
@@ -46,7 +46,7 @@
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0 0x10000000
                        0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
                        0x01000000 0x0 0x2000 0x2000 0 0xe000>;
                pch@1,0 {
                        reg = <0x00000800 0 0 0 0>;
                        compatible = "intel,pch7";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        irq-router {
                                compatible = "intel,irq-router";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                intel,pirq-config = "pci";
                                intel,pirq-link = <0x60 4>;
                                intel,pirq-mask = <0x0e40>;
index d083089..63931cd 100644 (file)
        cpus {
                #address-cells = <1>;
                #size-cells = <0>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
 
                cpu@0 {
                        device_type = "cpu";
                        compatible = "cpu-qemu";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
                        reg = <0>;
                        intel,apic-id = <0>;
                };
@@ -57,7 +57,7 @@
                compatible = "pci-x86";
                #address-cells = <3>;
                #size-cells = <2>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
                ranges = <0x02000000 0x0 0xc0000000 0xc0000000 0 0x10000000
                        0x42000000 0x0 0xd0000000 0xd0000000 0 0x10000000
                        0x01000000 0x0 0x2000 0x2000 0 0xe000>;
                pch@1f,0 {
                        reg = <0x0000f800 0 0 0 0>;
                        compatible = "intel,pch9";
-                       u-boot,dm-pre-reloc;
+                       bootph-all;
 
                        irq-router {
                                compatible = "intel,irq-router";
-                               u-boot,dm-pre-reloc;
+                               bootph-all;
                                intel,pirq-config = "pci";
                                intel,actl-8bit;
                                intel,actl-addr = <0x44>;
index f2ba2fb..1f1ff9f 100644 (file)
@@ -1,6 +1,6 @@
 / {
        reset: reset {
                compatible = "x86,reset";
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
        };
 };
index 942cc93..1c2eb28 100644 (file)
@@ -1,7 +1,7 @@
 / {
        rtc: rtc {
                compatible = "motorola,mc146818";
-               u-boot,dm-pre-proper;
+               bootph-some-ram;
                reg = <0x70 2>;
        };
 };
index 22f7b54..99022eb 100644 (file)
@@ -1,6 +1,6 @@
 / {
        serial: serial {
-               u-boot,dm-pre-reloc;
+               bootph-all;
                compatible = "ns16550";
                reg = <0x3f8 8>;
                reg-shift = <0>;
index 4df8e9d..9d098df 100644 (file)
@@ -2,6 +2,6 @@
        tsc-timer {
                compatible = "x86,tsc-timer";
                clock-frequency = <CONFIG_X86_TSC_TIMER_FREQ>;
-               u-boot,dm-pre-reloc;
+               bootph-all;
        };
 };