riscv: dts: jh7110: add bootph-pre-ram for &pllclk
authorHeinrich Schuchardt <heinrich.schuchardt@canonical.com>
Sun, 30 Mar 2025 16:24:21 +0000 (18:24 +0200)
committerHeinrich Schuchardt <heinrich.schuchardt@canonical.com>
Sat, 19 Apr 2025 10:48:45 +0000 (12:48 +0200)
Since commit f98cd471f06b ("clk: clk-composite: Resolve parent clock by
name") the StarFive VisionFive 2 board fails to boot.

Before that patch the SPL debug UART showed warnings like:

    clk_register: failed to get pll0_out device (parent of perh_root)
    clk_register: failed to get pll0_out device (parent of qspi_ref_src)
    clk_register: failed to get pll0_out device (parent of usb_125m)
    clk_register: failed to get pll0_out device (parent of gmac_src)
    clk_register: failed to get pll0_out device (parent of gmac1_gtxclk)
    clk_register: failed to get pll0_out device (parent of gmac0_gtxclk)

The &pllclk clock needs to be enabled early.

Fixes: f98cd471f06b ("clk: clk-composite: Resolve parent clock by name")
Suggested-by: Marek Vasut <marex@denx.de>
Tested-by: Yao Zi <ziyao@disroot.org>
Reviewed-by: Leo Yu-Chi Liang <ycliang@andestech.com>
Signed-off-by: Heinrich Schuchardt <heinrich.schuchardt@canonical.com>
arch/riscv/dts/jh7110-u-boot.dtsi

index ce7d9e1..a9e318c 100644 (file)
        bootph-pre-ram;
 };
 
+&pllclk {
+       bootph-pre-ram;
+};
+
 &syscrg {
        bootph-pre-ram;
 };