2 * Copyright (c) 2008-2009 Atheros Communications Inc.
4 * Permission to use, copy, modify, and/or distribute this software for any
5 * purpose with or without fee is hereby granted, provided that the above
6 * copyright notice and this permission notice appear in all copies.
8 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
9 * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
10 * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
11 * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
12 * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
13 * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
14 * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
18 #include "ar9003_mac.h"
20 #define BITS_PER_BYTE 8
21 #define OFDM_PLCP_BITS 22
22 #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
28 #define HT_LTF(_ns) (4 * (_ns))
29 #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
30 #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
31 #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
32 #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
35 static u16 bits_per_symbol[][2] = {
37 { 26, 54 }, /* 0: BPSK */
38 { 52, 108 }, /* 1: QPSK 1/2 */
39 { 78, 162 }, /* 2: QPSK 3/4 */
40 { 104, 216 }, /* 3: 16-QAM 1/2 */
41 { 156, 324 }, /* 4: 16-QAM 3/4 */
42 { 208, 432 }, /* 5: 64-QAM 2/3 */
43 { 234, 486 }, /* 6: 64-QAM 3/4 */
44 { 260, 540 }, /* 7: 64-QAM 5/6 */
47 #define IS_HT_RATE(_rate) ((_rate) & 0x80)
49 static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
50 struct ath_atx_tid *tid,
51 struct list_head *bf_head);
52 static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
53 struct ath_txq *txq, struct list_head *bf_q,
54 struct ath_tx_status *ts, int txok, int sendbar);
55 static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
56 struct list_head *head);
57 static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len);
58 static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
59 struct ath_tx_status *ts, int nframes, int nbad,
60 int txok, bool update_rc);
61 static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
71 static int ath_max_4ms_framelen[4][32] = {
73 3212, 6432, 9648, 12864, 19300, 25736, 28952, 32172,
74 6424, 12852, 19280, 25708, 38568, 51424, 57852, 64280,
75 9628, 19260, 28896, 38528, 57792, 65532, 65532, 65532,
76 12828, 25656, 38488, 51320, 65532, 65532, 65532, 65532,
79 3572, 7144, 10720, 14296, 21444, 28596, 32172, 35744,
80 7140, 14284, 21428, 28568, 42856, 57144, 64288, 65532,
81 10700, 21408, 32112, 42816, 64228, 65532, 65532, 65532,
82 14256, 28516, 42780, 57040, 65532, 65532, 65532, 65532,
85 6680, 13360, 20044, 26724, 40092, 53456, 60140, 65532,
86 13348, 26700, 40052, 53400, 65532, 65532, 65532, 65532,
87 20004, 40008, 60016, 65532, 65532, 65532, 65532, 65532,
88 26644, 53292, 65532, 65532, 65532, 65532, 65532, 65532,
91 7420, 14844, 22272, 29696, 44544, 59396, 65532, 65532,
92 14832, 29668, 44504, 59340, 65532, 65532, 65532, 65532,
93 22232, 44464, 65532, 65532, 65532, 65532, 65532, 65532,
94 29616, 59232, 65532, 65532, 65532, 65532, 65532, 65532,
98 /*********************/
99 /* Aggregation logic */
100 /*********************/
102 static void ath_tx_queue_tid(struct ath_txq *txq, struct ath_atx_tid *tid)
104 struct ath_atx_ac *ac = tid->ac;
113 list_add_tail(&tid->list, &ac->tid_q);
119 list_add_tail(&ac->list, &txq->axq_acq);
122 static void ath_tx_resume_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
124 struct ath_txq *txq = tid->ac->txq;
126 WARN_ON(!tid->paused);
128 spin_lock_bh(&txq->axq_lock);
131 if (list_empty(&tid->buf_q))
134 ath_tx_queue_tid(txq, tid);
135 ath_txq_schedule(sc, txq);
137 spin_unlock_bh(&txq->axq_lock);
140 static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
142 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
143 BUILD_BUG_ON(sizeof(struct ath_frame_info) >
144 sizeof(tx_info->rate_driver_data));
145 return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
148 static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
150 struct ath_txq *txq = tid->ac->txq;
152 struct list_head bf_head;
153 struct ath_tx_status ts;
154 struct ath_frame_info *fi;
156 INIT_LIST_HEAD(&bf_head);
158 memset(&ts, 0, sizeof(ts));
159 spin_lock_bh(&txq->axq_lock);
161 while (!list_empty(&tid->buf_q)) {
162 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
163 list_move_tail(&bf->list, &bf_head);
165 spin_unlock_bh(&txq->axq_lock);
166 fi = get_frame_info(bf->bf_mpdu);
168 ath_tx_update_baw(sc, tid, fi->seqno);
169 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
171 ath_tx_send_normal(sc, txq, NULL, &bf_head);
173 spin_lock_bh(&txq->axq_lock);
176 spin_unlock_bh(&txq->axq_lock);
179 static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
184 index = ATH_BA_INDEX(tid->seq_start, seqno);
185 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
187 __clear_bit(cindex, tid->tx_buf);
189 while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
190 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
191 INCR(tid->baw_head, ATH_TID_MAX_BUFS);
195 static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
200 index = ATH_BA_INDEX(tid->seq_start, seqno);
201 cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
202 __set_bit(cindex, tid->tx_buf);
204 if (index >= ((tid->baw_tail - tid->baw_head) &
205 (ATH_TID_MAX_BUFS - 1))) {
206 tid->baw_tail = cindex;
207 INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
212 * TODO: For frame(s) that are in the retry state, we will reuse the
213 * sequence number(s) without setting the retry bit. The
214 * alternative is to give up on these and BAR the receiver's window
217 static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
218 struct ath_atx_tid *tid)
222 struct list_head bf_head;
223 struct ath_tx_status ts;
224 struct ath_frame_info *fi;
226 memset(&ts, 0, sizeof(ts));
227 INIT_LIST_HEAD(&bf_head);
230 if (list_empty(&tid->buf_q))
233 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
234 list_move_tail(&bf->list, &bf_head);
236 fi = get_frame_info(bf->bf_mpdu);
238 ath_tx_update_baw(sc, tid, fi->seqno);
240 spin_unlock(&txq->axq_lock);
241 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
242 spin_lock(&txq->axq_lock);
245 tid->seq_next = tid->seq_start;
246 tid->baw_tail = tid->baw_head;
249 static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
252 struct ath_frame_info *fi = get_frame_info(skb);
253 struct ieee80211_hdr *hdr;
255 TX_STAT_INC(txq->axq_qnum, a_retries);
256 if (fi->retries++ > 0)
259 hdr = (struct ieee80211_hdr *)skb->data;
260 hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
263 static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
265 struct ath_buf *bf = NULL;
267 spin_lock_bh(&sc->tx.txbuflock);
269 if (unlikely(list_empty(&sc->tx.txbuf))) {
270 spin_unlock_bh(&sc->tx.txbuflock);
274 bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
277 spin_unlock_bh(&sc->tx.txbuflock);
282 static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
284 spin_lock_bh(&sc->tx.txbuflock);
285 list_add_tail(&bf->list, &sc->tx.txbuf);
286 spin_unlock_bh(&sc->tx.txbuflock);
289 static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
293 tbf = ath_tx_get_buffer(sc);
297 ATH_TXBUF_RESET(tbf);
299 tbf->bf_mpdu = bf->bf_mpdu;
300 tbf->bf_buf_addr = bf->bf_buf_addr;
301 memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
302 tbf->bf_state = bf->bf_state;
307 static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
308 struct ath_tx_status *ts, int txok,
309 int *nframes, int *nbad)
311 struct ath_frame_info *fi;
313 u32 ba[WME_BA_BMP_SIZE >> 5];
320 isaggr = bf_isaggr(bf);
322 seq_st = ts->ts_seqnum;
323 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
327 fi = get_frame_info(bf->bf_mpdu);
328 ba_index = ATH_BA_INDEX(seq_st, fi->seqno);
331 if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
339 static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
340 struct ath_buf *bf, struct list_head *bf_q,
341 struct ath_tx_status *ts, int txok, bool retry)
343 struct ath_node *an = NULL;
345 struct ieee80211_sta *sta;
346 struct ieee80211_hw *hw = sc->hw;
347 struct ieee80211_hdr *hdr;
348 struct ieee80211_tx_info *tx_info;
349 struct ath_atx_tid *tid = NULL;
350 struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
351 struct list_head bf_head, bf_pending;
352 u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0;
353 u32 ba[WME_BA_BMP_SIZE >> 5];
354 int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
355 bool rc_update = true;
356 struct ieee80211_tx_rate rates[4];
357 struct ath_frame_info *fi;
362 hdr = (struct ieee80211_hdr *)skb->data;
364 tx_info = IEEE80211_SKB_CB(skb);
366 memcpy(rates, tx_info->control.rates, sizeof(rates));
370 sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
374 INIT_LIST_HEAD(&bf_head);
376 bf_next = bf->bf_next;
378 bf->bf_state.bf_type |= BUF_XRETRY;
379 if ((sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) ||
380 !bf->bf_stale || bf_next != NULL)
381 list_move_tail(&bf->list, &bf_head);
383 ath_tx_rc_status(sc, bf, ts, 1, 1, 0, false);
384 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
392 an = (struct ath_node *)sta->drv_priv;
393 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
394 tid = ATH_AN_2_TID(an, tidno);
397 * The hardware occasionally sends a tx status for the wrong TID.
398 * In this case, the BA status cannot be considered valid and all
399 * subframes need to be retransmitted
401 if (tidno != ts->tid)
404 isaggr = bf_isaggr(bf);
405 memset(ba, 0, WME_BA_BMP_SIZE >> 3);
407 if (isaggr && txok) {
408 if (ts->ts_flags & ATH9K_TX_BA) {
409 seq_st = ts->ts_seqnum;
410 memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
413 * AR5416 can become deaf/mute when BA
414 * issue happens. Chip needs to be reset.
415 * But AP code may have sychronization issues
416 * when perform internal reset in this routine.
417 * Only enable reset in STA mode for now.
419 if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
424 INIT_LIST_HEAD(&bf_pending);
425 INIT_LIST_HEAD(&bf_head);
427 ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
429 txfail = txpending = sendbar = 0;
430 bf_next = bf->bf_next;
433 tx_info = IEEE80211_SKB_CB(skb);
434 fi = get_frame_info(skb);
436 if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, fi->seqno))) {
437 /* transmit completion, subframe is
438 * acked by block ack */
440 } else if (!isaggr && txok) {
441 /* transmit completion */
444 if (!(tid->state & AGGR_CLEANUP) && retry) {
445 if (fi->retries < ATH_MAX_SW_RETRIES) {
446 ath_tx_set_retry(sc, txq, bf->bf_mpdu);
449 bf->bf_state.bf_type |= BUF_XRETRY;
456 * cleanup in progress, just fail
457 * the un-acked sub-frames
463 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) &&
466 * Make sure the last desc is reclaimed if it
467 * not a holding desc.
469 if (!bf_last->bf_stale)
470 list_move_tail(&bf->list, &bf_head);
472 INIT_LIST_HEAD(&bf_head);
474 BUG_ON(list_empty(bf_q));
475 list_move_tail(&bf->list, &bf_head);
478 if (!txpending || (tid->state & AGGR_CLEANUP)) {
480 * complete the acked-ones/xretried ones; update
483 spin_lock_bh(&txq->axq_lock);
484 ath_tx_update_baw(sc, tid, fi->seqno);
485 spin_unlock_bh(&txq->axq_lock);
487 if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
488 memcpy(tx_info->control.rates, rates, sizeof(rates));
489 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, true);
492 ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok, false);
495 ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
498 /* retry the un-acked ones */
499 if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)) {
500 if (bf->bf_next == NULL && bf_last->bf_stale) {
503 tbf = ath_clone_txbuf(sc, bf_last);
505 * Update tx baw and complete the
506 * frame with failed status if we
510 spin_lock_bh(&txq->axq_lock);
511 ath_tx_update_baw(sc, tid, fi->seqno);
512 spin_unlock_bh(&txq->axq_lock);
514 bf->bf_state.bf_type |=
516 ath_tx_rc_status(sc, bf, ts, nframes,
518 ath_tx_complete_buf(sc, bf, txq,
524 ath9k_hw_cleartxdesc(sc->sc_ah,
526 list_add_tail(&tbf->list, &bf_head);
529 * Clear descriptor status words for
532 ath9k_hw_cleartxdesc(sc->sc_ah,
538 * Put this buffer to the temporary pending
539 * queue to retain ordering
541 list_splice_tail_init(&bf_head, &bf_pending);
547 /* prepend un-acked frames to the beginning of the pending frame queue */
548 if (!list_empty(&bf_pending)) {
549 spin_lock_bh(&txq->axq_lock);
550 list_splice(&bf_pending, &tid->buf_q);
551 ath_tx_queue_tid(txq, tid);
552 spin_unlock_bh(&txq->axq_lock);
555 if (tid->state & AGGR_CLEANUP) {
556 ath_tx_flush_tid(sc, tid);
558 if (tid->baw_head == tid->baw_tail) {
559 tid->state &= ~AGGR_ADDBA_COMPLETE;
560 tid->state &= ~AGGR_CLEANUP;
567 spin_unlock_bh(&sc->sc_pcu_lock);
568 ath_reset(sc, false);
569 spin_lock_bh(&sc->sc_pcu_lock);
573 static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
574 struct ath_atx_tid *tid)
577 struct ieee80211_tx_info *tx_info;
578 struct ieee80211_tx_rate *rates;
579 u32 max_4ms_framelen, frmlen;
580 u16 aggr_limit, legacy = 0;
584 tx_info = IEEE80211_SKB_CB(skb);
585 rates = tx_info->control.rates;
588 * Find the lowest frame length among the rate series that will have a
589 * 4ms transmit duration.
590 * TODO - TXOP limit needs to be considered.
592 max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
594 for (i = 0; i < 4; i++) {
595 if (rates[i].count) {
597 if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
602 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
607 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
610 frmlen = ath_max_4ms_framelen[modeidx][rates[i].idx];
611 max_4ms_framelen = min(max_4ms_framelen, frmlen);
616 * limit aggregate size by the minimum rate if rate selected is
617 * not a probe rate, if rate selected is a probe rate then
618 * avoid aggregation of this packet.
620 if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
623 if (sc->sc_flags & SC_OP_BT_PRIORITY_DETECTED)
624 aggr_limit = min((max_4ms_framelen * 3) / 8,
625 (u32)ATH_AMPDU_LIMIT_MAX);
627 aggr_limit = min(max_4ms_framelen,
628 (u32)ATH_AMPDU_LIMIT_MAX);
631 * h/w can accept aggregates upto 16 bit lengths (65535).
632 * The IE, however can hold upto 65536, which shows up here
633 * as zero. Ignore 65536 since we are constrained by hw.
635 if (tid->an->maxampdu)
636 aggr_limit = min(aggr_limit, tid->an->maxampdu);
642 * Returns the number of delimiters to be added to
643 * meet the minimum required mpdudensity.
645 static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
646 struct ath_buf *bf, u16 frmlen)
648 struct sk_buff *skb = bf->bf_mpdu;
649 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
650 u32 nsymbits, nsymbols;
653 int width, streams, half_gi, ndelim, mindelim;
654 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
656 /* Select standard number of delimiters based on frame length alone */
657 ndelim = ATH_AGGR_GET_NDELIM(frmlen);
660 * If encryption enabled, hardware requires some more padding between
662 * TODO - this could be improved to be dependent on the rate.
663 * The hardware can keep up at lower rates, but not higher rates
665 if (fi->keyix != ATH9K_TXKEYIX_INVALID)
666 ndelim += ATH_AGGR_ENCRYPTDELIM;
669 * Convert desired mpdu density from microeconds to bytes based
670 * on highest rate in rate series (i.e. first rate) to determine
671 * required minimum length for subframe. Take into account
672 * whether high rate is 20 or 40Mhz and half or full GI.
674 * If there is no mpdu density restriction, no further calculation
678 if (tid->an->mpdudensity == 0)
681 rix = tx_info->control.rates[0].idx;
682 flags = tx_info->control.rates[0].flags;
683 width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
684 half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
687 nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
689 nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
694 streams = HT_RC_2_STREAMS(rix);
695 nsymbits = bits_per_symbol[rix % 8][width] * streams;
696 minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
698 if (frmlen < minlen) {
699 mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
700 ndelim = max(mindelim, ndelim);
706 static enum ATH_AGGR_STATUS ath_tx_form_aggr(struct ath_softc *sc,
708 struct ath_atx_tid *tid,
709 struct list_head *bf_q,
712 #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
713 struct ath_buf *bf, *bf_first, *bf_prev = NULL;
714 int rl = 0, nframes = 0, ndelim, prev_al = 0;
715 u16 aggr_limit = 0, al = 0, bpad = 0,
716 al_delta, h_baw = tid->baw_size / 2;
717 enum ATH_AGGR_STATUS status = ATH_AGGR_DONE;
718 struct ieee80211_tx_info *tx_info;
719 struct ath_frame_info *fi;
721 bf_first = list_first_entry(&tid->buf_q, struct ath_buf, list);
724 bf = list_first_entry(&tid->buf_q, struct ath_buf, list);
725 fi = get_frame_info(bf->bf_mpdu);
727 /* do not step over block-ack window */
728 if (!BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno)) {
729 status = ATH_AGGR_BAW_CLOSED;
734 aggr_limit = ath_lookup_rate(sc, bf, tid);
738 /* do not exceed aggregation limit */
739 al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
742 (aggr_limit < (al + bpad + al_delta + prev_al))) {
743 status = ATH_AGGR_LIMITED;
747 tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
748 if (nframes && ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
749 !(tx_info->control.rates[0].flags & IEEE80211_TX_RC_MCS)))
752 /* do not exceed subframe limit */
753 if (nframes >= min((int)h_baw, ATH_AMPDU_SUBFRAME_DEFAULT)) {
754 status = ATH_AGGR_LIMITED;
759 /* add padding for previous frame to aggregation length */
760 al += bpad + al_delta;
763 * Get the delimiters needed to meet the MPDU
764 * density for this node.
766 ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen);
767 bpad = PADBYTES(al_delta) + (ndelim << 2);
770 ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, 0);
772 /* link buffers of this frame to the aggregate */
774 ath_tx_addto_baw(sc, tid, fi->seqno);
775 ath9k_hw_set11n_aggr_middle(sc->sc_ah, bf->bf_desc, ndelim);
776 list_move_tail(&bf->list, bf_q);
778 bf_prev->bf_next = bf;
779 ath9k_hw_set_desc_link(sc->sc_ah, bf_prev->bf_desc,
784 } while (!list_empty(&tid->buf_q));
792 static void ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
793 struct ath_atx_tid *tid)
796 enum ATH_AGGR_STATUS status;
797 struct ath_frame_info *fi;
798 struct list_head bf_q;
802 if (list_empty(&tid->buf_q))
805 INIT_LIST_HEAD(&bf_q);
807 status = ath_tx_form_aggr(sc, txq, tid, &bf_q, &aggr_len);
810 * no frames picked up to be aggregated;
811 * block-ack window is not open.
813 if (list_empty(&bf_q))
816 bf = list_first_entry(&bf_q, struct ath_buf, list);
817 bf->bf_lastbf = list_entry(bf_q.prev, struct ath_buf, list);
819 /* if only one frame, send as non-aggregate */
820 if (bf == bf->bf_lastbf) {
821 fi = get_frame_info(bf->bf_mpdu);
823 bf->bf_state.bf_type &= ~BUF_AGGR;
824 ath9k_hw_clr11n_aggr(sc->sc_ah, bf->bf_desc);
825 ath_buf_set_rate(sc, bf, fi->framelen);
826 ath_tx_txqaddbuf(sc, txq, &bf_q);
830 /* setup first desc of aggregate */
831 bf->bf_state.bf_type |= BUF_AGGR;
832 ath_buf_set_rate(sc, bf, aggr_len);
833 ath9k_hw_set11n_aggr_first(sc->sc_ah, bf->bf_desc, aggr_len);
835 /* anchor last desc of aggregate */
836 ath9k_hw_set11n_aggr_last(sc->sc_ah, bf->bf_lastbf->bf_desc);
838 ath_tx_txqaddbuf(sc, txq, &bf_q);
839 TX_STAT_INC(txq->axq_qnum, a_aggr);
841 } while (txq->axq_ampdu_depth < ATH_AGGR_MIN_QDEPTH &&
842 status != ATH_AGGR_BAW_CLOSED);
845 int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
848 struct ath_atx_tid *txtid;
851 an = (struct ath_node *)sta->drv_priv;
852 txtid = ATH_AN_2_TID(an, tid);
854 if (txtid->state & (AGGR_CLEANUP | AGGR_ADDBA_COMPLETE))
857 txtid->state |= AGGR_ADDBA_PROGRESS;
858 txtid->paused = true;
859 *ssn = txtid->seq_start = txtid->seq_next;
861 memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
862 txtid->baw_head = txtid->baw_tail = 0;
867 void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
869 struct ath_node *an = (struct ath_node *)sta->drv_priv;
870 struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
871 struct ath_txq *txq = txtid->ac->txq;
873 if (txtid->state & AGGR_CLEANUP)
876 if (!(txtid->state & AGGR_ADDBA_COMPLETE)) {
877 txtid->state &= ~AGGR_ADDBA_PROGRESS;
881 spin_lock_bh(&txq->axq_lock);
882 txtid->paused = true;
885 * If frames are still being transmitted for this TID, they will be
886 * cleaned up during tx completion. To prevent race conditions, this
887 * TID can only be reused after all in-progress subframes have been
890 if (txtid->baw_head != txtid->baw_tail)
891 txtid->state |= AGGR_CLEANUP;
893 txtid->state &= ~AGGR_ADDBA_COMPLETE;
894 spin_unlock_bh(&txq->axq_lock);
896 ath_tx_flush_tid(sc, txtid);
899 void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
901 struct ath_atx_tid *txtid;
904 an = (struct ath_node *)sta->drv_priv;
906 if (sc->sc_flags & SC_OP_TXAGGR) {
907 txtid = ATH_AN_2_TID(an, tid);
909 IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
910 txtid->state |= AGGR_ADDBA_COMPLETE;
911 txtid->state &= ~AGGR_ADDBA_PROGRESS;
912 ath_tx_resume_tid(sc, txtid);
916 /********************/
917 /* Queue Management */
918 /********************/
920 static void ath_txq_drain_pending_buffers(struct ath_softc *sc,
923 struct ath_atx_ac *ac, *ac_tmp;
924 struct ath_atx_tid *tid, *tid_tmp;
926 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
929 list_for_each_entry_safe(tid, tid_tmp, &ac->tid_q, list) {
930 list_del(&tid->list);
932 ath_tid_drain(sc, txq, tid);
937 struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
939 struct ath_hw *ah = sc->sc_ah;
940 struct ath_common *common = ath9k_hw_common(ah);
941 struct ath9k_tx_queue_info qi;
942 static const int subtype_txq_to_hwq[] = {
943 [WME_AC_BE] = ATH_TXQ_AC_BE,
944 [WME_AC_BK] = ATH_TXQ_AC_BK,
945 [WME_AC_VI] = ATH_TXQ_AC_VI,
946 [WME_AC_VO] = ATH_TXQ_AC_VO,
950 memset(&qi, 0, sizeof(qi));
951 qi.tqi_subtype = subtype_txq_to_hwq[subtype];
952 qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
953 qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
954 qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
955 qi.tqi_physCompBuf = 0;
958 * Enable interrupts only for EOL and DESC conditions.
959 * We mark tx descriptors to receive a DESC interrupt
960 * when a tx queue gets deep; otherwise waiting for the
961 * EOL to reap descriptors. Note that this is done to
962 * reduce interrupt load and this only defers reaping
963 * descriptors, never transmitting frames. Aside from
964 * reducing interrupts this also permits more concurrency.
965 * The only potential downside is if the tx queue backs
966 * up in which case the top half of the kernel may backup
967 * due to a lack of tx descriptors.
969 * The UAPSD queue is an exception, since we take a desc-
970 * based intr on the EOSP frames.
972 if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
973 qi.tqi_qflags = TXQ_FLAG_TXOKINT_ENABLE |
974 TXQ_FLAG_TXERRINT_ENABLE;
976 if (qtype == ATH9K_TX_QUEUE_UAPSD)
977 qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
979 qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
980 TXQ_FLAG_TXDESCINT_ENABLE;
982 axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
983 if (axq_qnum == -1) {
985 * NB: don't print a message, this happens
986 * normally on parts with too few tx queues
990 if (axq_qnum >= ARRAY_SIZE(sc->tx.txq)) {
991 ath_err(common, "qnum %u out of range, max %zu!\n",
992 axq_qnum, ARRAY_SIZE(sc->tx.txq));
993 ath9k_hw_releasetxqueue(ah, axq_qnum);
996 if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
997 struct ath_txq *txq = &sc->tx.txq[axq_qnum];
999 txq->axq_qnum = axq_qnum;
1000 txq->mac80211_qnum = -1;
1001 txq->axq_link = NULL;
1002 INIT_LIST_HEAD(&txq->axq_q);
1003 INIT_LIST_HEAD(&txq->axq_acq);
1004 spin_lock_init(&txq->axq_lock);
1006 txq->axq_ampdu_depth = 0;
1007 txq->axq_tx_inprogress = false;
1008 sc->tx.txqsetup |= 1<<axq_qnum;
1010 txq->txq_headidx = txq->txq_tailidx = 0;
1011 for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
1012 INIT_LIST_HEAD(&txq->txq_fifo[i]);
1013 INIT_LIST_HEAD(&txq->txq_fifo_pending);
1015 return &sc->tx.txq[axq_qnum];
1018 int ath_txq_update(struct ath_softc *sc, int qnum,
1019 struct ath9k_tx_queue_info *qinfo)
1021 struct ath_hw *ah = sc->sc_ah;
1023 struct ath9k_tx_queue_info qi;
1025 if (qnum == sc->beacon.beaconq) {
1027 * XXX: for beacon queue, we just save the parameter.
1028 * It will be picked up by ath_beaconq_config when
1031 sc->beacon.beacon_qi = *qinfo;
1035 BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
1037 ath9k_hw_get_txq_props(ah, qnum, &qi);
1038 qi.tqi_aifs = qinfo->tqi_aifs;
1039 qi.tqi_cwmin = qinfo->tqi_cwmin;
1040 qi.tqi_cwmax = qinfo->tqi_cwmax;
1041 qi.tqi_burstTime = qinfo->tqi_burstTime;
1042 qi.tqi_readyTime = qinfo->tqi_readyTime;
1044 if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
1045 ath_err(ath9k_hw_common(sc->sc_ah),
1046 "Unable to update hardware queue %u!\n", qnum);
1049 ath9k_hw_resettxqueue(ah, qnum);
1055 int ath_cabq_update(struct ath_softc *sc)
1057 struct ath9k_tx_queue_info qi;
1058 int qnum = sc->beacon.cabq->axq_qnum;
1060 ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
1062 * Ensure the readytime % is within the bounds.
1064 if (sc->config.cabqReadytime < ATH9K_READY_TIME_LO_BOUND)
1065 sc->config.cabqReadytime = ATH9K_READY_TIME_LO_BOUND;
1066 else if (sc->config.cabqReadytime > ATH9K_READY_TIME_HI_BOUND)
1067 sc->config.cabqReadytime = ATH9K_READY_TIME_HI_BOUND;
1069 qi.tqi_readyTime = (sc->beacon_interval *
1070 sc->config.cabqReadytime) / 100;
1071 ath_txq_update(sc, qnum, &qi);
1076 static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
1078 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
1079 return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
1083 * Drain a given TX queue (could be Beacon or Data)
1085 * This assumes output has been stopped and
1086 * we do not need to block ath_tx_tasklet.
1088 void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq, bool retry_tx)
1090 struct ath_buf *bf, *lastbf;
1091 struct list_head bf_head;
1092 struct ath_tx_status ts;
1094 memset(&ts, 0, sizeof(ts));
1095 INIT_LIST_HEAD(&bf_head);
1098 spin_lock_bh(&txq->axq_lock);
1100 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1101 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
1102 txq->txq_headidx = txq->txq_tailidx = 0;
1103 spin_unlock_bh(&txq->axq_lock);
1106 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
1107 struct ath_buf, list);
1110 if (list_empty(&txq->axq_q)) {
1111 txq->axq_link = NULL;
1112 spin_unlock_bh(&txq->axq_lock);
1115 bf = list_first_entry(&txq->axq_q, struct ath_buf,
1119 list_del(&bf->list);
1120 spin_unlock_bh(&txq->axq_lock);
1122 ath_tx_return_buffer(sc, bf);
1127 lastbf = bf->bf_lastbf;
1129 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1130 list_cut_position(&bf_head,
1131 &txq->txq_fifo[txq->txq_tailidx],
1133 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
1135 /* remove ath_buf's of the same mpdu from txq */
1136 list_cut_position(&bf_head, &txq->axq_q, &lastbf->list);
1140 if (bf_is_ampdu_not_probing(bf))
1141 txq->axq_ampdu_depth--;
1142 spin_unlock_bh(&txq->axq_lock);
1145 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, 0,
1148 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0, 0);
1151 spin_lock_bh(&txq->axq_lock);
1152 txq->axq_tx_inprogress = false;
1153 spin_unlock_bh(&txq->axq_lock);
1155 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1156 spin_lock_bh(&txq->axq_lock);
1157 while (!list_empty(&txq->txq_fifo_pending)) {
1158 bf = list_first_entry(&txq->txq_fifo_pending,
1159 struct ath_buf, list);
1160 list_cut_position(&bf_head,
1161 &txq->txq_fifo_pending,
1162 &bf->bf_lastbf->list);
1163 spin_unlock_bh(&txq->axq_lock);
1166 ath_tx_complete_aggr(sc, txq, bf, &bf_head,
1169 ath_tx_complete_buf(sc, bf, txq, &bf_head,
1171 spin_lock_bh(&txq->axq_lock);
1173 spin_unlock_bh(&txq->axq_lock);
1176 /* flush any pending frames if aggregation is enabled */
1177 if (sc->sc_flags & SC_OP_TXAGGR) {
1179 spin_lock_bh(&txq->axq_lock);
1180 ath_txq_drain_pending_buffers(sc, txq);
1181 spin_unlock_bh(&txq->axq_lock);
1186 bool ath_drain_all_txq(struct ath_softc *sc, bool retry_tx)
1188 struct ath_hw *ah = sc->sc_ah;
1189 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1190 struct ath_txq *txq;
1193 if (sc->sc_flags & SC_OP_INVALID)
1196 /* Stop beacon queue */
1197 ath9k_hw_stoptxdma(sc->sc_ah, sc->beacon.beaconq);
1199 /* Stop data queues */
1200 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1201 if (ATH_TXQ_SETUP(sc, i)) {
1202 txq = &sc->tx.txq[i];
1203 ath9k_hw_stoptxdma(ah, txq->axq_qnum);
1204 npend += ath9k_hw_numtxpending(ah, txq->axq_qnum);
1209 ath_err(common, "Failed to stop TX DMA!\n");
1211 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
1212 if (!ATH_TXQ_SETUP(sc, i))
1216 * The caller will resume queues with ieee80211_wake_queues.
1217 * Mark the queue as not stopped to prevent ath_tx_complete
1218 * from waking the queue too early.
1220 txq = &sc->tx.txq[i];
1221 txq->stopped = false;
1222 ath_draintxq(sc, txq, retry_tx);
1228 void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
1230 ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
1231 sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
1234 /* For each axq_acq entry, for each tid, try to schedule packets
1235 * for transmit until ampdu_depth has reached min Q depth.
1237 void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
1239 struct ath_atx_ac *ac, *ac_tmp, *last_ac;
1240 struct ath_atx_tid *tid, *last_tid;
1242 if (list_empty(&txq->axq_acq) ||
1243 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1246 ac = list_first_entry(&txq->axq_acq, struct ath_atx_ac, list);
1247 last_ac = list_entry(txq->axq_acq.prev, struct ath_atx_ac, list);
1249 list_for_each_entry_safe(ac, ac_tmp, &txq->axq_acq, list) {
1250 last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
1251 list_del(&ac->list);
1254 while (!list_empty(&ac->tid_q)) {
1255 tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
1257 list_del(&tid->list);
1263 ath_tx_sched_aggr(sc, txq, tid);
1266 * add tid to round-robin queue if more frames
1267 * are pending for the tid
1269 if (!list_empty(&tid->buf_q))
1270 ath_tx_queue_tid(txq, tid);
1272 if (tid == last_tid ||
1273 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1277 if (!list_empty(&ac->tid_q)) {
1280 list_add_tail(&ac->list, &txq->axq_acq);
1284 if (ac == last_ac ||
1285 txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH)
1295 * Insert a chain of ath_buf (descriptors) on a txq and
1296 * assume the descriptors are already chained together by caller.
1298 static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
1299 struct list_head *head)
1301 struct ath_hw *ah = sc->sc_ah;
1302 struct ath_common *common = ath9k_hw_common(ah);
1306 * Insert the frame on the outbound list and
1307 * pass it on to the hardware.
1310 if (list_empty(head))
1313 bf = list_first_entry(head, struct ath_buf, list);
1315 ath_dbg(common, ATH_DBG_QUEUE,
1316 "qnum: %d, txq depth: %d\n", txq->axq_qnum, txq->axq_depth);
1318 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
1319 if (txq->axq_depth >= ATH_TXFIFO_DEPTH) {
1320 list_splice_tail_init(head, &txq->txq_fifo_pending);
1323 if (!list_empty(&txq->txq_fifo[txq->txq_headidx]))
1324 ath_dbg(common, ATH_DBG_XMIT,
1325 "Initializing tx fifo %d which is non-empty\n",
1327 INIT_LIST_HEAD(&txq->txq_fifo[txq->txq_headidx]);
1328 list_splice_init(head, &txq->txq_fifo[txq->txq_headidx]);
1329 INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
1330 TX_STAT_INC(txq->axq_qnum, puttxbuf);
1331 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1332 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1333 txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
1335 list_splice_tail_init(head, &txq->axq_q);
1337 if (txq->axq_link == NULL) {
1338 TX_STAT_INC(txq->axq_qnum, puttxbuf);
1339 ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
1340 ath_dbg(common, ATH_DBG_XMIT, "TXDP[%u] = %llx (%p)\n",
1341 txq->axq_qnum, ito64(bf->bf_daddr),
1344 *txq->axq_link = bf->bf_daddr;
1345 ath_dbg(common, ATH_DBG_XMIT,
1346 "link[%u] (%p)=%llx (%p)\n",
1347 txq->axq_qnum, txq->axq_link,
1348 ito64(bf->bf_daddr), bf->bf_desc);
1350 ath9k_hw_get_desc_link(ah, bf->bf_lastbf->bf_desc,
1352 TX_STAT_INC(txq->axq_qnum, txstart);
1353 ath9k_hw_txstart(ah, txq->axq_qnum);
1356 if (bf_is_ampdu_not_probing(bf))
1357 txq->axq_ampdu_depth++;
1360 static void ath_tx_send_ampdu(struct ath_softc *sc, struct ath_atx_tid *tid,
1361 struct ath_buf *bf, struct ath_tx_control *txctl)
1363 struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
1364 struct list_head bf_head;
1366 bf->bf_state.bf_type |= BUF_AMPDU;
1369 * Do not queue to h/w when any of the following conditions is true:
1370 * - there are pending frames in software queue
1371 * - the TID is currently paused for ADDBA/BAR request
1372 * - seqno is not within block-ack window
1373 * - h/w queue depth exceeds low water mark
1375 if (!list_empty(&tid->buf_q) || tid->paused ||
1376 !BAW_WITHIN(tid->seq_start, tid->baw_size, fi->seqno) ||
1377 txctl->txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) {
1379 * Add this frame to software queue for scheduling later
1382 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_sw);
1383 list_add_tail(&bf->list, &tid->buf_q);
1384 ath_tx_queue_tid(txctl->txq, tid);
1388 INIT_LIST_HEAD(&bf_head);
1389 list_add(&bf->list, &bf_head);
1391 /* Add sub-frame to BAW */
1393 ath_tx_addto_baw(sc, tid, fi->seqno);
1395 /* Queue to h/w without aggregation */
1396 TX_STAT_INC(txctl->txq->axq_qnum, a_queued_hw);
1398 ath_buf_set_rate(sc, bf, fi->framelen);
1399 ath_tx_txqaddbuf(sc, txctl->txq, &bf_head);
1402 static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
1403 struct ath_atx_tid *tid,
1404 struct list_head *bf_head)
1406 struct ath_frame_info *fi;
1409 bf = list_first_entry(bf_head, struct ath_buf, list);
1410 bf->bf_state.bf_type &= ~BUF_AMPDU;
1412 /* update starting sequence number for subsequent ADDBA request */
1414 INCR(tid->seq_start, IEEE80211_SEQ_MAX);
1417 fi = get_frame_info(bf->bf_mpdu);
1418 ath_buf_set_rate(sc, bf, fi->framelen);
1419 ath_tx_txqaddbuf(sc, txq, bf_head);
1420 TX_STAT_INC(txq->axq_qnum, queued);
1423 static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
1425 struct ieee80211_hdr *hdr;
1426 enum ath9k_pkt_type htype;
1429 hdr = (struct ieee80211_hdr *)skb->data;
1430 fc = hdr->frame_control;
1432 if (ieee80211_is_beacon(fc))
1433 htype = ATH9K_PKT_TYPE_BEACON;
1434 else if (ieee80211_is_probe_resp(fc))
1435 htype = ATH9K_PKT_TYPE_PROBE_RESP;
1436 else if (ieee80211_is_atim(fc))
1437 htype = ATH9K_PKT_TYPE_ATIM;
1438 else if (ieee80211_is_pspoll(fc))
1439 htype = ATH9K_PKT_TYPE_PSPOLL;
1441 htype = ATH9K_PKT_TYPE_NORMAL;
1446 static void setup_frame_info(struct ieee80211_hw *hw, struct sk_buff *skb,
1449 struct ath_softc *sc = hw->priv;
1450 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1451 struct ieee80211_sta *sta = tx_info->control.sta;
1452 struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
1453 struct ieee80211_hdr *hdr;
1454 struct ath_frame_info *fi = get_frame_info(skb);
1455 struct ath_node *an;
1456 struct ath_atx_tid *tid;
1457 enum ath9k_key_type keytype;
1461 keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
1463 hdr = (struct ieee80211_hdr *)skb->data;
1464 if (sta && ieee80211_is_data_qos(hdr->frame_control) &&
1465 conf_is_ht(&hw->conf) && (sc->sc_flags & SC_OP_TXAGGR)) {
1467 an = (struct ath_node *) sta->drv_priv;
1468 tidno = ieee80211_get_qos_ctl(hdr)[0] & IEEE80211_QOS_CTL_TID_MASK;
1471 * Override seqno set by upper layer with the one
1472 * in tx aggregation state.
1474 tid = ATH_AN_2_TID(an, tidno);
1475 seqno = tid->seq_next;
1476 hdr->seq_ctrl = cpu_to_le16(seqno << IEEE80211_SEQ_SEQ_SHIFT);
1477 INCR(tid->seq_next, IEEE80211_SEQ_MAX);
1480 memset(fi, 0, sizeof(*fi));
1482 fi->keyix = hw_key->hw_key_idx;
1484 fi->keyix = ATH9K_TXKEYIX_INVALID;
1485 fi->keytype = keytype;
1486 fi->framelen = framelen;
1490 static int setup_tx_flags(struct sk_buff *skb)
1492 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1495 flags |= ATH9K_TXDESC_CLRDMASK; /* needed for crypto errors */
1496 flags |= ATH9K_TXDESC_INTREQ;
1498 if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
1499 flags |= ATH9K_TXDESC_NOACK;
1501 if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
1502 flags |= ATH9K_TXDESC_LDPC;
1509 * pktlen - total bytes (delims + data + fcs + pads + pad delims)
1510 * width - 0 for 20 MHz, 1 for 40 MHz
1511 * half_gi - to use 4us v/s 3.6 us for symbol time
1513 static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
1514 int width, int half_gi, bool shortPreamble)
1516 u32 nbits, nsymbits, duration, nsymbols;
1519 /* find number of symbols: PLCP + data */
1520 streams = HT_RC_2_STREAMS(rix);
1521 nbits = (pktlen << 3) + OFDM_PLCP_BITS;
1522 nsymbits = bits_per_symbol[rix % 8][width] * streams;
1523 nsymbols = (nbits + nsymbits - 1) / nsymbits;
1526 duration = SYMBOL_TIME(nsymbols);
1528 duration = SYMBOL_TIME_HALFGI(nsymbols);
1530 /* addup duration for legacy/ht training and signal fields */
1531 duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
1536 u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
1538 struct ath_hw *ah = sc->sc_ah;
1539 struct ath9k_channel *curchan = ah->curchan;
1540 if ((sc->sc_flags & SC_OP_ENABLE_APM) &&
1541 (curchan->channelFlags & CHANNEL_5GHZ) &&
1542 (chainmask == 0x7) && (rate < 0x90))
1548 static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf, int len)
1550 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1551 struct ath9k_11n_rate_series series[4];
1552 struct sk_buff *skb;
1553 struct ieee80211_tx_info *tx_info;
1554 struct ieee80211_tx_rate *rates;
1555 const struct ieee80211_rate *rate;
1556 struct ieee80211_hdr *hdr;
1558 u8 rix = 0, ctsrate = 0;
1561 memset(series, 0, sizeof(struct ath9k_11n_rate_series) * 4);
1564 tx_info = IEEE80211_SKB_CB(skb);
1565 rates = tx_info->control.rates;
1566 hdr = (struct ieee80211_hdr *)skb->data;
1567 is_pspoll = ieee80211_is_pspoll(hdr->frame_control);
1570 * We check if Short Preamble is needed for the CTS rate by
1571 * checking the BSS's global flag.
1572 * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
1574 rate = ieee80211_get_rts_cts_rate(sc->hw, tx_info);
1575 ctsrate = rate->hw_value;
1576 if (sc->sc_flags & SC_OP_PREAMBLE_SHORT)
1577 ctsrate |= rate->hw_value_short;
1579 for (i = 0; i < 4; i++) {
1580 bool is_40, is_sgi, is_sp;
1583 if (!rates[i].count || (rates[i].idx < 0))
1587 series[i].Tries = rates[i].count;
1589 if ((sc->config.ath_aggr_prot && bf_isaggr(bf)) ||
1590 (rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS)) {
1591 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1592 flags |= ATH9K_TXDESC_RTSENA;
1593 } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
1594 series[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
1595 flags |= ATH9K_TXDESC_CTSENA;
1598 if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
1599 series[i].RateFlags |= ATH9K_RATESERIES_2040;
1600 if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
1601 series[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
1603 is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
1604 is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
1605 is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
1607 if (rates[i].flags & IEEE80211_TX_RC_MCS) {
1609 series[i].Rate = rix | 0x80;
1610 series[i].ChSel = ath_txchainmask_reduction(sc,
1611 common->tx_chainmask, series[i].Rate);
1612 series[i].PktDuration = ath_pkt_duration(sc, rix, len,
1613 is_40, is_sgi, is_sp);
1614 if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
1615 series[i].RateFlags |= ATH9K_RATESERIES_STBC;
1620 if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
1621 !(rate->flags & IEEE80211_RATE_ERP_G))
1622 phy = WLAN_RC_PHY_CCK;
1624 phy = WLAN_RC_PHY_OFDM;
1626 rate = &sc->sbands[tx_info->band].bitrates[rates[i].idx];
1627 series[i].Rate = rate->hw_value;
1628 if (rate->hw_value_short) {
1629 if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
1630 series[i].Rate |= rate->hw_value_short;
1635 if (bf->bf_state.bfs_paprd)
1636 series[i].ChSel = common->tx_chainmask;
1638 series[i].ChSel = ath_txchainmask_reduction(sc,
1639 common->tx_chainmask, series[i].Rate);
1641 series[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
1642 phy, rate->bitrate * 100, len, rix, is_sp);
1645 /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
1646 if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
1647 flags &= ~ATH9K_TXDESC_RTSENA;
1649 /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
1650 if (flags & ATH9K_TXDESC_RTSENA)
1651 flags &= ~ATH9K_TXDESC_CTSENA;
1653 /* set dur_update_en for l-sig computation except for PS-Poll frames */
1654 ath9k_hw_set11n_ratescenario(sc->sc_ah, bf->bf_desc,
1655 bf->bf_lastbf->bf_desc,
1656 !is_pspoll, ctsrate,
1657 0, series, 4, flags);
1659 if (sc->config.ath_aggr_prot && flags)
1660 ath9k_hw_set11n_burstduration(sc->sc_ah, bf->bf_desc, 8192);
1663 static struct ath_buf *ath_tx_setup_buffer(struct ieee80211_hw *hw,
1664 struct ath_txq *txq,
1665 struct sk_buff *skb)
1667 struct ath_softc *sc = hw->priv;
1668 struct ath_hw *ah = sc->sc_ah;
1669 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1670 struct ath_frame_info *fi = get_frame_info(skb);
1672 struct ath_desc *ds;
1675 bf = ath_tx_get_buffer(sc);
1677 ath_dbg(common, ATH_DBG_XMIT, "TX buffers are full\n");
1681 ATH_TXBUF_RESET(bf);
1683 bf->bf_flags = setup_tx_flags(skb);
1686 bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
1687 skb->len, DMA_TO_DEVICE);
1688 if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
1690 bf->bf_buf_addr = 0;
1691 ath_err(ath9k_hw_common(sc->sc_ah),
1692 "dma_mapping_error() on TX\n");
1693 ath_tx_return_buffer(sc, bf);
1697 frm_type = get_hw_packet_type(skb);
1700 ath9k_hw_set_desc_link(ah, ds, 0);
1702 ath9k_hw_set11n_txdesc(ah, ds, fi->framelen, frm_type, MAX_RATE_POWER,
1703 fi->keyix, fi->keytype, bf->bf_flags);
1705 ath9k_hw_filltxdesc(ah, ds,
1706 skb->len, /* segment length */
1707 true, /* first segment */
1708 true, /* last segment */
1709 ds, /* first descriptor */
1717 /* FIXME: tx power */
1718 static void ath_tx_start_dma(struct ath_softc *sc, struct ath_buf *bf,
1719 struct ath_tx_control *txctl)
1721 struct sk_buff *skb = bf->bf_mpdu;
1722 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1723 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1724 struct list_head bf_head;
1725 struct ath_atx_tid *tid = NULL;
1728 spin_lock_bh(&txctl->txq->axq_lock);
1730 if (ieee80211_is_data_qos(hdr->frame_control) && txctl->an) {
1731 tidno = ieee80211_get_qos_ctl(hdr)[0] &
1732 IEEE80211_QOS_CTL_TID_MASK;
1733 tid = ATH_AN_2_TID(txctl->an, tidno);
1735 WARN_ON(tid->ac->txq != txctl->txq);
1738 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && tid) {
1740 * Try aggregation if it's a unicast data frame
1741 * and the destination is HT capable.
1743 ath_tx_send_ampdu(sc, tid, bf, txctl);
1745 INIT_LIST_HEAD(&bf_head);
1746 list_add_tail(&bf->list, &bf_head);
1748 bf->bf_state.bfs_ftype = txctl->frame_type;
1749 bf->bf_state.bfs_paprd = txctl->paprd;
1751 if (bf->bf_state.bfs_paprd)
1752 ar9003_hw_set_paprd_txdesc(sc->sc_ah, bf->bf_desc,
1753 bf->bf_state.bfs_paprd);
1755 ath_tx_send_normal(sc, txctl->txq, tid, &bf_head);
1758 spin_unlock_bh(&txctl->txq->axq_lock);
1761 /* Upon failure caller should free skb */
1762 int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
1763 struct ath_tx_control *txctl)
1765 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
1766 struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
1767 struct ieee80211_sta *sta = info->control.sta;
1768 struct ath_softc *sc = hw->priv;
1769 struct ath_txq *txq = txctl->txq;
1771 int padpos, padsize;
1772 int frmlen = skb->len + FCS_LEN;
1775 /* NOTE: sta can be NULL according to net/mac80211.h */
1777 txctl->an = (struct ath_node *)sta->drv_priv;
1779 if (info->control.hw_key)
1780 frmlen += info->control.hw_key->icv_len;
1783 * As a temporary workaround, assign seq# here; this will likely need
1784 * to be cleaned up to work better with Beacon transmission and virtual
1787 if (info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ) {
1788 if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
1789 sc->tx.seq_no += 0x10;
1790 hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
1791 hdr->seq_ctrl |= cpu_to_le16(sc->tx.seq_no);
1794 /* Add the padding after the header if this is not already done */
1795 padpos = ath9k_cmn_padpos(hdr->frame_control);
1796 padsize = padpos & 3;
1797 if (padsize && skb->len > padpos) {
1798 if (skb_headroom(skb) < padsize)
1801 skb_push(skb, padsize);
1802 memmove(skb->data, skb->data + padsize, padpos);
1805 setup_frame_info(hw, skb, frmlen);
1808 * At this point, the vif, hw_key and sta pointers in the tx control
1809 * info are no longer valid (overwritten by the ath_frame_info data.
1812 bf = ath_tx_setup_buffer(hw, txctl->txq, skb);
1816 q = skb_get_queue_mapping(skb);
1817 spin_lock_bh(&txq->axq_lock);
1818 if (txq == sc->tx.txq_map[q] &&
1819 ++txq->pending_frames > ATH_MAX_QDEPTH && !txq->stopped) {
1820 ieee80211_stop_queue(sc->hw, q);
1823 spin_unlock_bh(&txq->axq_lock);
1825 ath_tx_start_dma(sc, bf, txctl);
1834 static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
1835 int tx_flags, int ftype, struct ath_txq *txq)
1837 struct ieee80211_hw *hw = sc->hw;
1838 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1839 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
1840 struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
1841 int q, padpos, padsize;
1843 ath_dbg(common, ATH_DBG_XMIT, "TX complete: skb: %p\n", skb);
1845 if (tx_flags & ATH_TX_BAR)
1846 tx_info->flags |= IEEE80211_TX_STAT_AMPDU_NO_BACK;
1848 if (!(tx_flags & (ATH_TX_ERROR | ATH_TX_XRETRY))) {
1849 /* Frame was ACKed */
1850 tx_info->flags |= IEEE80211_TX_STAT_ACK;
1853 padpos = ath9k_cmn_padpos(hdr->frame_control);
1854 padsize = padpos & 3;
1855 if (padsize && skb->len>padpos+padsize) {
1857 * Remove MAC header padding before giving the frame back to
1860 memmove(skb->data + padsize, skb->data, padpos);
1861 skb_pull(skb, padsize);
1864 if (sc->ps_flags & PS_WAIT_FOR_TX_ACK) {
1865 sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
1866 ath_dbg(common, ATH_DBG_PS,
1867 "Going back to sleep after having received TX status (0x%lx)\n",
1868 sc->ps_flags & (PS_WAIT_FOR_BEACON |
1870 PS_WAIT_FOR_PSPOLL_DATA |
1871 PS_WAIT_FOR_TX_ACK));
1874 q = skb_get_queue_mapping(skb);
1875 if (txq == sc->tx.txq_map[q]) {
1876 spin_lock_bh(&txq->axq_lock);
1877 if (WARN_ON(--txq->pending_frames < 0))
1878 txq->pending_frames = 0;
1880 if (txq->stopped && txq->pending_frames < ATH_MAX_QDEPTH) {
1881 ieee80211_wake_queue(sc->hw, q);
1884 spin_unlock_bh(&txq->axq_lock);
1887 ieee80211_tx_status(hw, skb);
1890 static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
1891 struct ath_txq *txq, struct list_head *bf_q,
1892 struct ath_tx_status *ts, int txok, int sendbar)
1894 struct sk_buff *skb = bf->bf_mpdu;
1895 unsigned long flags;
1899 tx_flags = ATH_TX_BAR;
1902 tx_flags |= ATH_TX_ERROR;
1904 if (bf_isxretried(bf))
1905 tx_flags |= ATH_TX_XRETRY;
1908 dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
1909 bf->bf_buf_addr = 0;
1911 if (bf->bf_state.bfs_paprd) {
1912 if (!sc->paprd_pending)
1913 dev_kfree_skb_any(skb);
1915 complete(&sc->paprd_complete);
1917 ath_debug_stat_tx(sc, bf, ts, txq);
1918 ath_tx_complete(sc, skb, tx_flags,
1919 bf->bf_state.bfs_ftype, txq);
1921 /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
1922 * accidentally reference it later.
1927 * Return the list of ath_buf of this mpdu to free queue
1929 spin_lock_irqsave(&sc->tx.txbuflock, flags);
1930 list_splice_tail_init(bf_q, &sc->tx.txbuf);
1931 spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
1934 static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
1935 struct ath_tx_status *ts, int nframes, int nbad,
1936 int txok, bool update_rc)
1938 struct sk_buff *skb = bf->bf_mpdu;
1939 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
1940 struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
1941 struct ieee80211_hw *hw = sc->hw;
1942 struct ath_hw *ah = sc->sc_ah;
1946 tx_info->status.ack_signal = ts->ts_rssi;
1948 tx_rateindex = ts->ts_rateindex;
1949 WARN_ON(tx_rateindex >= hw->max_rates);
1951 if (ts->ts_status & ATH9K_TXERR_FILT)
1952 tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
1953 if ((tx_info->flags & IEEE80211_TX_CTL_AMPDU) && update_rc) {
1954 tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
1956 BUG_ON(nbad > nframes);
1958 tx_info->status.ampdu_len = nframes;
1959 tx_info->status.ampdu_ack_len = nframes - nbad;
1962 if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
1963 (bf->bf_flags & ATH9K_TXDESC_NOACK) == 0 && update_rc) {
1965 * If an underrun error is seen assume it as an excessive
1966 * retry only if max frame trigger level has been reached
1967 * (2 KB for single stream, and 4 KB for dual stream).
1968 * Adjust the long retry as if the frame was tried
1969 * hw->max_rate_tries times to affect how rate control updates
1970 * PER for the failed rate.
1971 * In case of congestion on the bus penalizing this type of
1972 * underruns should help hardware actually transmit new frames
1973 * successfully by eventually preferring slower rates.
1974 * This itself should also alleviate congestion on the bus.
1976 if (ieee80211_is_data(hdr->frame_control) &&
1977 (ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
1978 ATH9K_TX_DELIM_UNDERRUN)) &&
1979 ah->tx_trig_level >= sc->sc_ah->caps.tx_triglevel_max)
1980 tx_info->status.rates[tx_rateindex].count =
1984 for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
1985 tx_info->status.rates[i].count = 0;
1986 tx_info->status.rates[i].idx = -1;
1989 tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
1992 static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
1994 struct ath_hw *ah = sc->sc_ah;
1995 struct ath_common *common = ath9k_hw_common(ah);
1996 struct ath_buf *bf, *lastbf, *bf_held = NULL;
1997 struct list_head bf_head;
1998 struct ath_desc *ds;
1999 struct ath_tx_status ts;
2003 ath_dbg(common, ATH_DBG_QUEUE, "tx queue %d (%x), link %p\n",
2004 txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
2008 spin_lock_bh(&txq->axq_lock);
2009 if (list_empty(&txq->axq_q)) {
2010 txq->axq_link = NULL;
2011 if (sc->sc_flags & SC_OP_TXAGGR)
2012 ath_txq_schedule(sc, txq);
2013 spin_unlock_bh(&txq->axq_lock);
2016 bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
2019 * There is a race condition that a BH gets scheduled
2020 * after sw writes TxE and before hw re-load the last
2021 * descriptor to get the newly chained one.
2022 * Software must keep the last DONE descriptor as a
2023 * holding descriptor - software does so by marking
2024 * it with the STALE flag.
2029 if (list_is_last(&bf_held->list, &txq->axq_q)) {
2030 spin_unlock_bh(&txq->axq_lock);
2033 bf = list_entry(bf_held->list.next,
2034 struct ath_buf, list);
2038 lastbf = bf->bf_lastbf;
2039 ds = lastbf->bf_desc;
2041 memset(&ts, 0, sizeof(ts));
2042 status = ath9k_hw_txprocdesc(ah, ds, &ts);
2043 if (status == -EINPROGRESS) {
2044 spin_unlock_bh(&txq->axq_lock);
2047 TX_STAT_INC(txq->axq_qnum, txprocdesc);
2050 * Remove ath_buf's of the same transmit unit from txq,
2051 * however leave the last descriptor back as the holding
2052 * descriptor for hw.
2054 lastbf->bf_stale = true;
2055 INIT_LIST_HEAD(&bf_head);
2056 if (!list_is_singular(&lastbf->list))
2057 list_cut_position(&bf_head,
2058 &txq->axq_q, lastbf->list.prev);
2061 txok = !(ts.ts_status & ATH9K_TXERR_MASK);
2062 txq->axq_tx_inprogress = false;
2064 list_del(&bf_held->list);
2066 if (bf_is_ampdu_not_probing(bf))
2067 txq->axq_ampdu_depth--;
2068 spin_unlock_bh(&txq->axq_lock);
2071 ath_tx_return_buffer(sc, bf_held);
2073 if (!bf_isampdu(bf)) {
2075 * This frame is sent out as a single frame.
2076 * Use hardware retry status for this frame.
2078 if (ts.ts_status & ATH9K_TXERR_XRETRY)
2079 bf->bf_state.bf_type |= BUF_XRETRY;
2080 ath_tx_rc_status(sc, bf, &ts, 1, txok ? 0 : 1, txok, true);
2084 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &ts, txok,
2087 ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, txok, 0);
2089 spin_lock_bh(&txq->axq_lock);
2091 if (sc->sc_flags & SC_OP_TXAGGR)
2092 ath_txq_schedule(sc, txq);
2093 spin_unlock_bh(&txq->axq_lock);
2097 static void ath_hw_pll_work(struct work_struct *work)
2099 struct ath_softc *sc = container_of(work, struct ath_softc,
2103 if (AR_SREV_9485(sc->sc_ah)) {
2104 if (ar9003_get_pll_sqsum_dvc(sc->sc_ah) >= 0x40000) {
2108 /* Rx is hung for more than 500ms. Reset it */
2109 ath_reset(sc, true);
2115 ieee80211_queue_delayed_work(sc->hw, &sc->hw_pll_work, HZ/5);
2119 static void ath_tx_complete_poll_work(struct work_struct *work)
2121 struct ath_softc *sc = container_of(work, struct ath_softc,
2122 tx_complete_work.work);
2123 struct ath_txq *txq;
2125 bool needreset = false;
2126 #ifdef CONFIG_ATH9K_DEBUGFS
2127 sc->tx_complete_poll_work_seen++;
2130 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
2131 if (ATH_TXQ_SETUP(sc, i)) {
2132 txq = &sc->tx.txq[i];
2133 spin_lock_bh(&txq->axq_lock);
2134 if (txq->axq_depth) {
2135 if (txq->axq_tx_inprogress) {
2137 spin_unlock_bh(&txq->axq_lock);
2140 txq->axq_tx_inprogress = true;
2143 /* If the queue has pending buffers, then it
2144 * should be doing tx work (and have axq_depth).
2145 * Shouldn't get to this state I think..but
2148 if (!(sc->sc_flags & (SC_OP_OFFCHANNEL)) &&
2149 (txq->pending_frames > 0 ||
2150 !list_empty(&txq->axq_acq) ||
2152 ath_err(ath9k_hw_common(sc->sc_ah),
2153 "txq: %p axq_qnum: %u,"
2154 " mac80211_qnum: %i"
2156 " pending frames: %i"
2157 " axq_acq empty: %i"
2159 " axq_depth: 0 Attempting to"
2160 " restart tx logic.\n",
2164 txq->pending_frames,
2165 list_empty(&txq->axq_acq),
2167 ath_txq_schedule(sc, txq);
2170 spin_unlock_bh(&txq->axq_lock);
2174 ath_dbg(ath9k_hw_common(sc->sc_ah), ATH_DBG_RESET,
2175 "tx hung, resetting the chip\n");
2176 ath_reset(sc, true);
2179 ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
2180 msecs_to_jiffies(ATH_TX_COMPLETE_POLL_INT));
2185 void ath_tx_tasklet(struct ath_softc *sc)
2188 u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1);
2190 ath9k_hw_gettxintrtxqs(sc->sc_ah, &qcumask);
2192 for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
2193 if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
2194 ath_tx_processq(sc, &sc->tx.txq[i]);
2198 void ath_tx_edma_tasklet(struct ath_softc *sc)
2200 struct ath_tx_status txs;
2201 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2202 struct ath_hw *ah = sc->sc_ah;
2203 struct ath_txq *txq;
2204 struct ath_buf *bf, *lastbf;
2205 struct list_head bf_head;
2210 status = ath9k_hw_txprocdesc(ah, NULL, (void *)&txs);
2211 if (status == -EINPROGRESS)
2213 if (status == -EIO) {
2214 ath_dbg(common, ATH_DBG_XMIT,
2215 "Error processing tx status\n");
2219 /* Skip beacon completions */
2220 if (txs.qid == sc->beacon.beaconq)
2223 txq = &sc->tx.txq[txs.qid];
2225 spin_lock_bh(&txq->axq_lock);
2226 if (list_empty(&txq->txq_fifo[txq->txq_tailidx])) {
2227 spin_unlock_bh(&txq->axq_lock);
2231 bf = list_first_entry(&txq->txq_fifo[txq->txq_tailidx],
2232 struct ath_buf, list);
2233 lastbf = bf->bf_lastbf;
2235 INIT_LIST_HEAD(&bf_head);
2236 list_cut_position(&bf_head, &txq->txq_fifo[txq->txq_tailidx],
2238 INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
2240 txq->axq_tx_inprogress = false;
2241 if (bf_is_ampdu_not_probing(bf))
2242 txq->axq_ampdu_depth--;
2243 spin_unlock_bh(&txq->axq_lock);
2245 txok = !(txs.ts_status & ATH9K_TXERR_MASK);
2247 if (!bf_isampdu(bf)) {
2248 if (txs.ts_status & ATH9K_TXERR_XRETRY)
2249 bf->bf_state.bf_type |= BUF_XRETRY;
2250 ath_tx_rc_status(sc, bf, &txs, 1, txok ? 0 : 1, txok, true);
2254 ath_tx_complete_aggr(sc, txq, bf, &bf_head, &txs,
2257 ath_tx_complete_buf(sc, bf, txq, &bf_head,
2260 spin_lock_bh(&txq->axq_lock);
2262 if (!list_empty(&txq->txq_fifo_pending)) {
2263 INIT_LIST_HEAD(&bf_head);
2264 bf = list_first_entry(&txq->txq_fifo_pending,
2265 struct ath_buf, list);
2266 list_cut_position(&bf_head, &txq->txq_fifo_pending,
2267 &bf->bf_lastbf->list);
2268 ath_tx_txqaddbuf(sc, txq, &bf_head);
2269 } else if (sc->sc_flags & SC_OP_TXAGGR)
2270 ath_txq_schedule(sc, txq);
2271 spin_unlock_bh(&txq->axq_lock);
2279 static int ath_txstatus_setup(struct ath_softc *sc, int size)
2281 struct ath_descdma *dd = &sc->txsdma;
2282 u8 txs_len = sc->sc_ah->caps.txs_len;
2284 dd->dd_desc_len = size * txs_len;
2285 dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
2286 &dd->dd_desc_paddr, GFP_KERNEL);
2293 static int ath_tx_edma_init(struct ath_softc *sc)
2297 err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
2299 ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
2300 sc->txsdma.dd_desc_paddr,
2301 ATH_TXSTATUS_RING_SIZE);
2306 static void ath_tx_edma_cleanup(struct ath_softc *sc)
2308 struct ath_descdma *dd = &sc->txsdma;
2310 dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
2314 int ath_tx_init(struct ath_softc *sc, int nbufs)
2316 struct ath_common *common = ath9k_hw_common(sc->sc_ah);
2319 spin_lock_init(&sc->tx.txbuflock);
2321 error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
2325 "Failed to allocate tx descriptors: %d\n", error);
2329 error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
2330 "beacon", ATH_BCBUF, 1, 1);
2333 "Failed to allocate beacon descriptors: %d\n", error);
2337 INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
2338 INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
2340 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
2341 error = ath_tx_edma_init(sc);
2353 void ath_tx_cleanup(struct ath_softc *sc)
2355 if (sc->beacon.bdma.dd_desc_len != 0)
2356 ath_descdma_cleanup(sc, &sc->beacon.bdma, &sc->beacon.bbuf);
2358 if (sc->tx.txdma.dd_desc_len != 0)
2359 ath_descdma_cleanup(sc, &sc->tx.txdma, &sc->tx.txbuf);
2361 if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
2362 ath_tx_edma_cleanup(sc);
2365 void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
2367 struct ath_atx_tid *tid;
2368 struct ath_atx_ac *ac;
2371 for (tidno = 0, tid = &an->tid[tidno];
2372 tidno < WME_NUM_TID;
2376 tid->seq_start = tid->seq_next = 0;
2377 tid->baw_size = WME_MAX_BA;
2378 tid->baw_head = tid->baw_tail = 0;
2380 tid->paused = false;
2381 tid->state &= ~AGGR_CLEANUP;
2382 INIT_LIST_HEAD(&tid->buf_q);
2383 acno = TID_TO_WME_AC(tidno);
2384 tid->ac = &an->ac[acno];
2385 tid->state &= ~AGGR_ADDBA_COMPLETE;
2386 tid->state &= ~AGGR_ADDBA_PROGRESS;
2389 for (acno = 0, ac = &an->ac[acno];
2390 acno < WME_NUM_AC; acno++, ac++) {
2392 ac->txq = sc->tx.txq_map[acno];
2393 INIT_LIST_HEAD(&ac->tid_q);
2397 void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
2399 struct ath_atx_ac *ac;
2400 struct ath_atx_tid *tid;
2401 struct ath_txq *txq;
2404 for (tidno = 0, tid = &an->tid[tidno];
2405 tidno < WME_NUM_TID; tidno++, tid++) {
2410 spin_lock_bh(&txq->axq_lock);
2413 list_del(&tid->list);
2418 list_del(&ac->list);
2419 tid->ac->sched = false;
2422 ath_tid_drain(sc, txq, tid);
2423 tid->state &= ~AGGR_ADDBA_COMPLETE;
2424 tid->state &= ~AGGR_CLEANUP;
2426 spin_unlock_bh(&txq->axq_lock);