arm64: zynqmp: Label whole PL part as fpga_full region
[pandora-u-boot.git] / arch / arm / dts / zynqmp.dtsi
1 /*
2  * dts file for Xilinx ZynqMP
3  *
4  * (C) Copyright 2014 - 2015, Xilinx, Inc.
5  *
6  * Michal Simek <michal.simek@xilinx.com>
7  *
8  * SPDX-License-Identifier:     GPL-2.0+
9  */
10
11 / {
12         compatible = "xlnx,zynqmp";
13         #address-cells = <2>;
14         #size-cells = <2>;
15
16         cpus {
17                 #address-cells = <1>;
18                 #size-cells = <0>;
19
20                 cpu0: cpu@0 {
21                         compatible = "arm,cortex-a53", "arm,armv8";
22                         device_type = "cpu";
23                         enable-method = "psci";
24                         operating-points-v2 = <&cpu_opp_table>;
25                         reg = <0x0>;
26                         cpu-idle-states = <&CPU_SLEEP_0>;
27                 };
28
29                 cpu1: cpu@1 {
30                         compatible = "arm,cortex-a53", "arm,armv8";
31                         device_type = "cpu";
32                         enable-method = "psci";
33                         reg = <0x1>;
34                         operating-points-v2 = <&cpu_opp_table>;
35                         cpu-idle-states = <&CPU_SLEEP_0>;
36                 };
37
38                 cpu2: cpu@2 {
39                         compatible = "arm,cortex-a53", "arm,armv8";
40                         device_type = "cpu";
41                         enable-method = "psci";
42                         reg = <0x2>;
43                         operating-points-v2 = <&cpu_opp_table>;
44                         cpu-idle-states = <&CPU_SLEEP_0>;
45                 };
46
47                 cpu3: cpu@3 {
48                         compatible = "arm,cortex-a53", "arm,armv8";
49                         device_type = "cpu";
50                         enable-method = "psci";
51                         reg = <0x3>;
52                         operating-points-v2 = <&cpu_opp_table>;
53                         cpu-idle-states = <&CPU_SLEEP_0>;
54                 };
55
56                 idle-states {
57                         entry-method = "arm,psci";
58
59                         CPU_SLEEP_0: cpu-sleep-0 {
60                                 compatible = "arm,idle-state";
61                                 arm,psci-suspend-param = <0x40000000>;
62                                 local-timer-stop;
63                                 entry-latency-us = <300>;
64                                 exit-latency-us = <600>;
65                                 min-residency-us = <10000>;
66                         };
67                 };
68         };
69
70         cpu_opp_table: cpu_opp_table {
71                 compatible = "operating-points-v2";
72                 opp-shared;
73                 opp00 {
74                         opp-hz = /bits/ 64 <1199999988>;
75                         opp-microvolt = <1000000>;
76                         clock-latency-ns = <500000>;
77                 };
78                 opp01 {
79                         opp-hz = /bits/ 64 <599999994>;
80                         opp-microvolt = <1000000>;
81                         clock-latency-ns = <500000>;
82                 };
83                 opp02 {
84                         opp-hz = /bits/ 64 <399999996>;
85                         opp-microvolt = <1000000>;
86                         clock-latency-ns = <500000>;
87                 };
88                 opp03 {
89                         opp-hz = /bits/ 64 <299999997>;
90                         opp-microvolt = <1000000>;
91                         clock-latency-ns = <500000>;
92                 };
93         };
94
95         dcc: dcc {
96                 compatible = "arm,dcc";
97                 status = "disabled";
98                 u-boot,dm-pre-reloc;
99         };
100
101         power-domains {
102                 compatible = "xlnx,zynqmp-genpd";
103
104                 pd_usb0: pd-usb0 {
105                         #power-domain-cells = <0x0>;
106                         pd-id = <0x16>;
107                 };
108
109                 pd_usb1: pd-usb1 {
110                         #power-domain-cells = <0x0>;
111                         pd-id = <0x17>;
112                 };
113
114                 pd_sata: pd-sata {
115                         #power-domain-cells = <0x0>;
116                         pd-id = <0x1c>;
117                 };
118
119                 pd_spi0: pd-spi0 {
120                         #power-domain-cells = <0x0>;
121                         pd-id = <0x23>;
122                 };
123
124                 pd_spi1: pd-spi1 {
125                         #power-domain-cells = <0x0>;
126                         pd-id = <0x24>;
127                 };
128
129                 pd_uart0: pd-uart0 {
130                         #power-domain-cells = <0x0>;
131                         pd-id = <0x21>;
132                 };
133
134                 pd_uart1: pd-uart1 {
135                         #power-domain-cells = <0x0>;
136                         pd-id = <0x22>;
137                 };
138
139                 pd_eth0: pd-eth0 {
140                         #power-domain-cells = <0x0>;
141                         pd-id = <0x1d>;
142                 };
143
144                 pd_eth1: pd-eth1 {
145                         #power-domain-cells = <0x0>;
146                         pd-id = <0x1e>;
147                 };
148
149                 pd_eth2: pd-eth2 {
150                         #power-domain-cells = <0x0>;
151                         pd-id = <0x1f>;
152                 };
153
154                 pd_eth3: pd-eth3 {
155                         #power-domain-cells = <0x0>;
156                         pd-id = <0x20>;
157                 };
158
159                 pd_i2c0: pd-i2c0 {
160                         #power-domain-cells = <0x0>;
161                         pd-id = <0x25>;
162                 };
163
164                 pd_i2c1: pd-i2c1 {
165                         #power-domain-cells = <0x0>;
166                         pd-id = <0x26>;
167                 };
168
169                 pd_dp: pd-dp {
170                         /* fixme: what to attach to */
171                         #power-domain-cells = <0x0>;
172                         pd-id = <0x29>;
173                 };
174
175                 pd_gdma: pd-gdma {
176                         #power-domain-cells = <0x0>;
177                         pd-id = <0x2a>;
178                 };
179
180                 pd_adma: pd-adma {
181                         #power-domain-cells = <0x0>;
182                         pd-id = <0x2b>;
183                 };
184
185                 pd_ttc0: pd-ttc0 {
186                         #power-domain-cells = <0x0>;
187                         pd-id = <0x18>;
188                 };
189
190                 pd_ttc1: pd-ttc1 {
191                         #power-domain-cells = <0x0>;
192                         pd-id = <0x19>;
193                 };
194
195                 pd_ttc2: pd-ttc2 {
196                         #power-domain-cells = <0x0>;
197                         pd-id = <0x1a>;
198                 };
199
200                 pd_ttc3: pd-ttc3 {
201                         #power-domain-cells = <0x0>;
202                         pd-id = <0x1b>;
203                 };
204
205                 pd_sd0: pd-sd0 {
206                         #power-domain-cells = <0x0>;
207                         pd-id = <0x27>;
208                 };
209
210                 pd_sd1: pd-sd1 {
211                         #power-domain-cells = <0x0>;
212                         pd-id = <0x28>;
213                 };
214
215                 pd_nand: pd-nand {
216                         #power-domain-cells = <0x0>;
217                         pd-id = <0x2c>;
218                 };
219
220                 pd_qspi: pd-qspi {
221                         #power-domain-cells = <0x0>;
222                         pd-id = <0x2d>;
223                 };
224
225                 pd_gpio: pd-gpio {
226                         #power-domain-cells = <0x0>;
227                         pd-id = <0x2e>;
228                 };
229
230                 pd_can0: pd-can0 {
231                         #power-domain-cells = <0x0>;
232                         pd-id = <0x2f>;
233                 };
234
235                 pd_can1: pd-can1 {
236                         #power-domain-cells = <0x0>;
237                         pd-id = <0x30>;
238                 };
239
240                 pd_pcie: pd-pcie {
241                         #power-domain-cells = <0x0>;
242                         pd-id = <0x3b>;
243                 };
244
245                 pd_gpu: pd-gpu {
246                         #power-domain-cells = <0x0>;
247                         pd-id = <0x3a 0x14 0x15>;
248                 };
249         };
250
251         pmu {
252                 compatible = "arm,armv8-pmuv3";
253                 interrupt-parent = <&gic>;
254                 interrupts = <0 143 4>,
255                              <0 144 4>,
256                              <0 145 4>,
257                              <0 146 4>;
258         };
259
260         psci {
261                 compatible = "arm,psci-0.2";
262                 method = "smc";
263         };
264
265         firmware {
266                 compatible = "xlnx,zynqmp-pm";
267                 method = "smc";
268                 interrupt-parent = <&gic>;
269                 interrupts = <0 35 4>;
270         };
271
272         timer {
273                 compatible = "arm,armv8-timer";
274                 interrupt-parent = <&gic>;
275                 interrupts = <1 13 0xf08>,
276                              <1 14 0xf08>,
277                              <1 11 0xf08>,
278                              <1 10 0xf08>;
279         };
280
281         edac {
282                 compatible = "arm,cortex-a53-edac";
283         };
284
285         fpga_full: fpga-full {
286                 compatible = "fpga-region";
287                 fpga-mgr = <&pcap>;
288                 #address-cells = <2>;
289                 #size-cells = <2>;
290         };
291
292         pcap: pcap {
293                 compatible = "xlnx,zynqmp-pcap-fpga";
294         };
295
296         amba_apu: amba_apu@0 {
297                 compatible = "simple-bus";
298                 #address-cells = <2>;
299                 #size-cells = <1>;
300                 ranges = <0 0 0 0 0xffffffff>;
301
302                 gic: interrupt-controller@f9010000 {
303                         compatible = "arm,gic-400", "arm,cortex-a15-gic";
304                         #interrupt-cells = <3>;
305                         reg = <0x0 0xf9010000 0x10000>,
306                               <0x0 0xf9020000 0x20000>,
307                               <0x0 0xf9040000 0x20000>,
308                               <0x0 0xf9060000 0x20000>;
309                         interrupt-controller;
310                         interrupt-parent = <&gic>;
311                         interrupts = <1 9 0xf04>;
312                 };
313         };
314
315         amba: amba {
316                 compatible = "simple-bus";
317                 u-boot,dm-pre-reloc;
318                 #address-cells = <2>;
319                 #size-cells = <2>;
320                 ranges;
321
322                 can0: can@ff060000 {
323                         compatible = "xlnx,zynq-can-1.0";
324                         status = "disabled";
325                         clock-names = "can_clk", "pclk";
326                         reg = <0x0 0xff060000 0x0 0x1000>;
327                         interrupts = <0 23 4>;
328                         interrupt-parent = <&gic>;
329                         tx-fifo-depth = <0x40>;
330                         rx-fifo-depth = <0x40>;
331                         power-domains = <&pd_can0>;
332                 };
333
334                 can1: can@ff070000 {
335                         compatible = "xlnx,zynq-can-1.0";
336                         status = "disabled";
337                         clock-names = "can_clk", "pclk";
338                         reg = <0x0 0xff070000 0x0 0x1000>;
339                         interrupts = <0 24 4>;
340                         interrupt-parent = <&gic>;
341                         tx-fifo-depth = <0x40>;
342                         rx-fifo-depth = <0x40>;
343                         power-domains = <&pd_can1>;
344                 };
345
346                 cci: cci@fd6e0000 {
347                         compatible = "arm,cci-400";
348                         reg = <0x0 0xfd6e0000 0x0 0x9000>;
349                         ranges = <0x0 0x0 0xfd6e0000 0x10000>;
350                         #address-cells = <1>;
351                         #size-cells = <1>;
352
353                         pmu@9000 {
354                                 compatible = "arm,cci-400-pmu,r1";
355                                 reg = <0x9000 0x5000>;
356                                 interrupt-parent = <&gic>;
357                                 interrupts = <0 123 4>,
358                                              <0 123 4>,
359                                              <0 123 4>,
360                                              <0 123 4>,
361                                              <0 123 4>;
362                         };
363                 };
364
365                 /* GDMA */
366                 fpd_dma_chan1: dma@fd500000 {
367                         status = "disabled";
368                         compatible = "xlnx,zynqmp-dma-1.0";
369                         reg = <0x0 0xfd500000 0x0 0x1000>;
370                         interrupt-parent = <&gic>;
371                         interrupts = <0 124 4>;
372                         clock-names = "clk_main", "clk_apb";
373                         xlnx,bus-width = <128>;
374                         #stream-id-cells = <1>;
375                         iommus = <&smmu 0x14e8>;
376                         power-domains = <&pd_gdma>;
377                 };
378
379                 fpd_dma_chan2: dma@fd510000 {
380                         status = "disabled";
381                         compatible = "xlnx,zynqmp-dma-1.0";
382                         reg = <0x0 0xfd510000 0x0 0x1000>;
383                         interrupt-parent = <&gic>;
384                         interrupts = <0 125 4>;
385                         clock-names = "clk_main", "clk_apb";
386                         xlnx,bus-width = <128>;
387                         #stream-id-cells = <1>;
388                         iommus = <&smmu 0x14e9>;
389                         power-domains = <&pd_gdma>;
390                 };
391
392                 fpd_dma_chan3: dma@fd520000 {
393                         status = "disabled";
394                         compatible = "xlnx,zynqmp-dma-1.0";
395                         reg = <0x0 0xfd520000 0x0 0x1000>;
396                         interrupt-parent = <&gic>;
397                         interrupts = <0 126 4>;
398                         clock-names = "clk_main", "clk_apb";
399                         xlnx,bus-width = <128>;
400                         #stream-id-cells = <1>;
401                         iommus = <&smmu 0x14ea>;
402                         power-domains = <&pd_gdma>;
403                 };
404
405                 fpd_dma_chan4: dma@fd530000 {
406                         status = "disabled";
407                         compatible = "xlnx,zynqmp-dma-1.0";
408                         reg = <0x0 0xfd530000 0x0 0x1000>;
409                         interrupt-parent = <&gic>;
410                         interrupts = <0 127 4>;
411                         clock-names = "clk_main", "clk_apb";
412                         xlnx,bus-width = <128>;
413                         #stream-id-cells = <1>;
414                         iommus = <&smmu 0x14eb>;
415                         power-domains = <&pd_gdma>;
416                 };
417
418                 fpd_dma_chan5: dma@fd540000 {
419                         status = "disabled";
420                         compatible = "xlnx,zynqmp-dma-1.0";
421                         reg = <0x0 0xfd540000 0x0 0x1000>;
422                         interrupt-parent = <&gic>;
423                         interrupts = <0 128 4>;
424                         clock-names = "clk_main", "clk_apb";
425                         xlnx,bus-width = <128>;
426                         #stream-id-cells = <1>;
427                         iommus = <&smmu 0x14ec>;
428                         power-domains = <&pd_gdma>;
429                 };
430
431                 fpd_dma_chan6: dma@fd550000 {
432                         status = "disabled";
433                         compatible = "xlnx,zynqmp-dma-1.0";
434                         reg = <0x0 0xfd550000 0x0 0x1000>;
435                         interrupt-parent = <&gic>;
436                         interrupts = <0 129 4>;
437                         clock-names = "clk_main", "clk_apb";
438                         xlnx,bus-width = <128>;
439                         #stream-id-cells = <1>;
440                         iommus = <&smmu 0x14ed>;
441                         power-domains = <&pd_gdma>;
442                 };
443
444                 fpd_dma_chan7: dma@fd560000 {
445                         status = "disabled";
446                         compatible = "xlnx,zynqmp-dma-1.0";
447                         reg = <0x0 0xfd560000 0x0 0x1000>;
448                         interrupt-parent = <&gic>;
449                         interrupts = <0 130 4>;
450                         clock-names = "clk_main", "clk_apb";
451                         xlnx,bus-width = <128>;
452                         #stream-id-cells = <1>;
453                         iommus = <&smmu 0x14ee>;
454                         power-domains = <&pd_gdma>;
455                 };
456
457                 fpd_dma_chan8: dma@fd570000 {
458                         status = "disabled";
459                         compatible = "xlnx,zynqmp-dma-1.0";
460                         reg = <0x0 0xfd570000 0x0 0x1000>;
461                         interrupt-parent = <&gic>;
462                         interrupts = <0 131 4>;
463                         clock-names = "clk_main", "clk_apb";
464                         xlnx,bus-width = <128>;
465                         #stream-id-cells = <1>;
466                         iommus = <&smmu 0x14ef>;
467                         power-domains = <&pd_gdma>;
468                 };
469
470                 gpu: gpu@fd4b0000 {
471                         status = "disabled";
472                         compatible = "arm,mali-400", "arm,mali-utgard";
473                         reg = <0x0 0xfd4b0000 0x0 0x30000>;
474                         interrupt-parent = <&gic>;
475                         interrupts = <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>, <0 132 4>;
476                         interrupt-names = "IRQGP", "IRQGPMMU", "IRQPP0", "IRQPPMMU0", "IRQPP1", "IRQPPMMU1";
477                         power-domains = <&pd_gpu>;
478                 };
479
480                 /* LPDDMA default allows only secured access. inorder to enable
481                  * These dma channels, Users should ensure that these dma
482                  * Channels are allowed for non secure access.
483                  */
484                 lpd_dma_chan1: dma@ffa80000 {
485                         status = "disabled";
486                         compatible = "xlnx,zynqmp-dma-1.0";
487                         clock-names = "clk_main", "clk_apb";
488                         reg = <0x0 0xffa80000 0x0 0x1000>;
489                         interrupt-parent = <&gic>;
490                         interrupts = <0 77 4>;
491                         xlnx,bus-width = <64>;
492                         #stream-id-cells = <1>;
493                         iommus = <&smmu 0x868>;
494                         power-domains = <&pd_adma>;
495                 };
496
497                 lpd_dma_chan2: dma@ffa90000 {
498                         status = "disabled";
499                         compatible = "xlnx,zynqmp-dma-1.0";
500                         clock-names = "clk_main", "clk_apb";
501                         reg = <0x0 0xffa90000 0x0 0x1000>;
502                         interrupt-parent = <&gic>;
503                         interrupts = <0 78 4>;
504                         xlnx,bus-width = <64>;
505                         #stream-id-cells = <1>;
506                         iommus = <&smmu 0x869>;
507                         power-domains = <&pd_adma>;
508                 };
509
510                 lpd_dma_chan3: dma@ffaa0000 {
511                         status = "disabled";
512                         compatible = "xlnx,zynqmp-dma-1.0";
513                         clock-names = "clk_main", "clk_apb";
514                         reg = <0x0 0xffaa0000 0x0 0x1000>;
515                         interrupt-parent = <&gic>;
516                         interrupts = <0 79 4>;
517                         xlnx,bus-width = <64>;
518                         #stream-id-cells = <1>;
519                         iommus = <&smmu 0x86a>;
520                         power-domains = <&pd_adma>;
521                 };
522
523                 lpd_dma_chan4: dma@ffab0000 {
524                         status = "disabled";
525                         compatible = "xlnx,zynqmp-dma-1.0";
526                         clock-names = "clk_main", "clk_apb";
527                         reg = <0x0 0xffab0000 0x0 0x1000>;
528                         interrupt-parent = <&gic>;
529                         interrupts = <0 80 4>;
530                         xlnx,bus-width = <64>;
531                         #stream-id-cells = <1>;
532                         iommus = <&smmu 0x86b>;
533                         power-domains = <&pd_adma>;
534                 };
535
536                 lpd_dma_chan5: dma@ffac0000 {
537                         status = "disabled";
538                         compatible = "xlnx,zynqmp-dma-1.0";
539                         clock-names = "clk_main", "clk_apb";
540                         reg = <0x0 0xffac0000 0x0 0x1000>;
541                         interrupt-parent = <&gic>;
542                         interrupts = <0 81 4>;
543                         xlnx,bus-width = <64>;
544                         #stream-id-cells = <1>;
545                         iommus = <&smmu 0x86c>;
546                         power-domains = <&pd_adma>;
547                 };
548
549                 lpd_dma_chan6: dma@ffad0000 {
550                         status = "disabled";
551                         compatible = "xlnx,zynqmp-dma-1.0";
552                         clock-names = "clk_main", "clk_apb";
553                         reg = <0x0 0xffad0000 0x0 0x1000>;
554                         interrupt-parent = <&gic>;
555                         interrupts = <0 82 4>;
556                         xlnx,bus-width = <64>;
557                         #stream-id-cells = <1>;
558                         iommus = <&smmu 0x86d>;
559                         power-domains = <&pd_adma>;
560                 };
561
562                 lpd_dma_chan7: dma@ffae0000 {
563                         status = "disabled";
564                         compatible = "xlnx,zynqmp-dma-1.0";
565                         clock-names = "clk_main", "clk_apb";
566                         reg = <0x0 0xffae0000 0x0 0x1000>;
567                         interrupt-parent = <&gic>;
568                         interrupts = <0 83 4>;
569                         xlnx,bus-width = <64>;
570                         #stream-id-cells = <1>;
571                         iommus = <&smmu 0x86e>;
572                         power-domains = <&pd_adma>;
573                 };
574
575                 lpd_dma_chan8: dma@ffaf0000 {
576                         status = "disabled";
577                         compatible = "xlnx,zynqmp-dma-1.0";
578                         clock-names = "clk_main", "clk_apb";
579                         reg = <0x0 0xffaf0000 0x0 0x1000>;
580                         interrupt-parent = <&gic>;
581                         interrupts = <0 84 4>;
582                         xlnx,bus-width = <64>;
583                         #stream-id-cells = <1>;
584                         iommus = <&smmu 0x86f>;
585                         power-domains = <&pd_adma>;
586                 };
587
588                 mc: memory-controller@fd070000 {
589                         compatible = "xlnx,zynqmp-ddrc-2.40a";
590                         reg = <0x0 0xfd070000 0x0 0x30000>;
591                         interrupt-parent = <&gic>;
592                         interrupts = <0 112 4>;
593                 };
594
595                 nand0: nand@ff100000 {
596                         compatible = "arasan,nfc-v3p10";
597                         status = "disabled";
598                         reg = <0x0 0xff100000 0x0 0x1000>;
599                         clock-names = "clk_sys", "clk_flash";
600                         interrupt-parent = <&gic>;
601                         interrupts = <0 14 4>;
602                         #address-cells = <2>;
603                         #size-cells = <1>;
604                         #stream-id-cells = <1>;
605                         iommus = <&smmu 0x872>;
606                         power-domains = <&pd_nand>;
607                 };
608
609                 gem0: ethernet@ff0b0000 {
610                         compatible = "cdns,zynqmp-gem";
611                         status = "disabled";
612                         interrupt-parent = <&gic>;
613                         interrupts = <0 57 4>, <0 57 4>;
614                         reg = <0x0 0xff0b0000 0x0 0x1000>;
615                         clock-names = "pclk", "hclk", "tx_clk";
616                         #address-cells = <1>;
617                         #size-cells = <0>;
618                         #stream-id-cells = <1>;
619                         iommus = <&smmu 0x874>;
620                         power-domains = <&pd_eth0>;
621                 };
622
623                 gem1: ethernet@ff0c0000 {
624                         compatible = "cdns,zynqmp-gem";
625                         status = "disabled";
626                         interrupt-parent = <&gic>;
627                         interrupts = <0 59 4>, <0 59 4>;
628                         reg = <0x0 0xff0c0000 0x0 0x1000>;
629                         clock-names = "pclk", "hclk", "tx_clk";
630                         #address-cells = <1>;
631                         #size-cells = <0>;
632                         #stream-id-cells = <1>;
633                         iommus = <&smmu 0x875>;
634                         power-domains = <&pd_eth1>;
635                 };
636
637                 gem2: ethernet@ff0d0000 {
638                         compatible = "cdns,zynqmp-gem";
639                         status = "disabled";
640                         interrupt-parent = <&gic>;
641                         interrupts = <0 61 4>, <0 61 4>;
642                         reg = <0x0 0xff0d0000 0x0 0x1000>;
643                         clock-names = "pclk", "hclk", "tx_clk";
644                         #address-cells = <1>;
645                         #size-cells = <0>;
646                         #stream-id-cells = <1>;
647                         iommus = <&smmu 0x876>;
648                         power-domains = <&pd_eth2>;
649                 };
650
651                 gem3: ethernet@ff0e0000 {
652                         compatible = "cdns,zynqmp-gem";
653                         status = "disabled";
654                         interrupt-parent = <&gic>;
655                         interrupts = <0 63 4>, <0 63 4>;
656                         reg = <0x0 0xff0e0000 0x0 0x1000>;
657                         clock-names = "pclk", "hclk", "tx_clk";
658                         #address-cells = <1>;
659                         #size-cells = <0>;
660                         #stream-id-cells = <1>;
661                         iommus = <&smmu 0x877>;
662                         power-domains = <&pd_eth3>;
663                 };
664
665                 gpio: gpio@ff0a0000 {
666                         compatible = "xlnx,zynqmp-gpio-1.0";
667                         status = "disabled";
668                         #gpio-cells = <0x2>;
669                         interrupt-parent = <&gic>;
670                         interrupts = <0 16 4>;
671                         interrupt-controller;
672                         #interrupt-cells = <2>;
673                         reg = <0x0 0xff0a0000 0x0 0x1000>;
674                         power-domains = <&pd_gpio>;
675                 };
676
677                 i2c0: i2c@ff020000 {
678                         compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
679                         status = "disabled";
680                         interrupt-parent = <&gic>;
681                         interrupts = <0 17 4>;
682                         reg = <0x0 0xff020000 0x0 0x1000>;
683                         #address-cells = <1>;
684                         #size-cells = <0>;
685                         power-domains = <&pd_i2c0>;
686                 };
687
688                 i2c1: i2c@ff030000 {
689                         compatible = "cdns,i2c-r1p14", "cdns,i2c-r1p10";
690                         status = "disabled";
691                         interrupt-parent = <&gic>;
692                         interrupts = <0 18 4>;
693                         reg = <0x0 0xff030000 0x0 0x1000>;
694                         #address-cells = <1>;
695                         #size-cells = <0>;
696                         power-domains = <&pd_i2c1>;
697                 };
698
699                 ocm: memory-controller@ff960000 {
700                         compatible = "xlnx,zynqmp-ocmc-1.0";
701                         reg = <0x0 0xff960000 0x0 0x1000>;
702                         interrupt-parent = <&gic>;
703                         interrupts = <0 10 4>;
704                 };
705
706                 pcie: pcie@fd0e0000 {
707                         compatible = "xlnx,nwl-pcie-2.11";
708                         status = "disabled";
709                         #address-cells = <3>;
710                         #size-cells = <2>;
711                         #interrupt-cells = <1>;
712                         msi-controller;
713                         device_type = "pci";
714                         interrupt-parent = <&gic>;
715                         interrupts = <0 118 4>,
716                                      <0 117 4>,
717                                      <0 116 4>,
718                                      <0 115 4>, /* MSI_1 [63...32] */
719                                      <0 114 4>; /* MSI_0 [31...0] */
720                         interrupt-names = "misc","dummy","intx", "msi1", "msi0";
721                         msi-parent = <&pcie>;
722                         reg = <0x0 0xfd0e0000 0x0 0x1000>,
723                               <0x0 0xfd480000 0x0 0x1000>,
724                               <0x80 0x00000000 0x0 0x1000000>;
725                         reg-names = "breg", "pcireg", "cfg";
726                         ranges = <0x02000000 0x00000000 0xe0000000 0x00000000 0xe0000000 0x00000000 0x10000000  /* non-prefetchable memory */
727                                   0x43000000 0x00000006 0x00000000 0x00000006 0x00000000 0x00000002 0x00000000>;/* prefetchable memory */
728                         interrupt-map-mask = <0x0 0x0 0x0 0x7>;
729                         interrupt-map = <0x0 0x0 0x0 0x1 &pcie_intc 0x1>,
730                                         <0x0 0x0 0x0 0x2 &pcie_intc 0x2>,
731                                         <0x0 0x0 0x0 0x3 &pcie_intc 0x3>,
732                                         <0x0 0x0 0x0 0x4 &pcie_intc 0x4>;
733                         power-domains = <&pd_pcie>;
734                         pcie_intc: legacy-interrupt-controller {
735                                 interrupt-controller;
736                                 #address-cells = <0>;
737                                 #interrupt-cells = <1>;
738                         };
739                 };
740
741                 qspi: spi@ff0f0000 {
742                         compatible = "xlnx,zynqmp-qspi-1.0";
743                         status = "disabled";
744                         clock-names = "ref_clk", "pclk";
745                         interrupts = <0 15 4>;
746                         interrupt-parent = <&gic>;
747                         num-cs = <1>;
748                         reg = <0x0 0xff0f0000 0x0 0x1000>,
749                               <0x0 0xc0000000 0x0 0x8000000>;
750                         #address-cells = <1>;
751                         #size-cells = <0>;
752                         #stream-id-cells = <1>;
753                         iommus = <&smmu 0x873>;
754                         power-domains = <&pd_qspi>;
755                 };
756
757                 rtc: rtc@ffa60000 {
758                         compatible = "xlnx,zynqmp-rtc";
759                         status = "disabled";
760                         reg = <0x0 0xffa60000 0x0 0x100>;
761                         interrupt-parent = <&gic>;
762                         interrupts = <0 26 4>, <0 27 4>;
763                         interrupt-names = "alarm", "sec";
764                 };
765
766                 serdes: zynqmp_phy@fd400000 {
767                         compatible = "xlnx,zynqmp-psgtr";
768                         status = "disabled";
769                         reg = <0x0 0xfd400000 0x0 0x40000>,
770                               <0x0 0xfd3d0000 0x0 0x1000>,
771                               <0x0 0xfd1a0000 0x0 0x1000>,
772                               <0x0 0xff5e0000 0x0 0x1000>;
773                         reg-names = "serdes", "siou", "fpd", "lpd";
774                         xlnx,tx_termination_fix;
775                         lane0: lane0 {
776                                 #phy-cells = <4>;
777                         };
778                         lane1: lane1 {
779                                 #phy-cells = <4>;
780                         };
781                         lane2: lane2 {
782                                 #phy-cells = <4>;
783                         };
784                         lane3: lane3 {
785                                 #phy-cells = <4>;
786                         };
787                 };
788
789                 sata: ahci@fd0c0000 {
790                         compatible = "ceva,ahci-1v84";
791                         status = "disabled";
792                         reg = <0x0 0xfd0c0000 0x0 0x2000>;
793                         interrupt-parent = <&gic>;
794                         interrupts = <0 133 4>;
795                         power-domains = <&pd_sata>;
796                 };
797
798                 sdhci0: sdhci@ff160000 {
799                         u-boot,dm-pre-reloc;
800                         compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
801                         status = "disabled";
802                         interrupt-parent = <&gic>;
803                         interrupts = <0 48 4>;
804                         reg = <0x0 0xff160000 0x0 0x1000>;
805                         clock-names = "clk_xin", "clk_ahb";
806                         xlnx,device_id = <0>;
807                         #stream-id-cells = <1>;
808                         iommus = <&smmu 0x870>;
809                         power-domains = <&pd_sd0>;
810                 };
811
812                 sdhci1: sdhci@ff170000 {
813                         u-boot,dm-pre-reloc;
814                         compatible = "xlnx,zynqmp-8.9a", "arasan,sdhci-8.9a";
815                         status = "disabled";
816                         interrupt-parent = <&gic>;
817                         interrupts = <0 49 4>;
818                         reg = <0x0 0xff170000 0x0 0x1000>;
819                         clock-names = "clk_xin", "clk_ahb";
820                         xlnx,device_id = <1>;
821                         #stream-id-cells = <1>;
822                         iommus = <&smmu 0x871>;
823                         power-domains = <&pd_sd1>;
824                 };
825
826                 smmu: smmu@fd800000 {
827                         compatible = "arm,mmu-500";
828                         reg = <0x0 0xfd800000 0x0 0x20000>;
829                         #iommu-cells = <1>;
830                         #global-interrupts = <1>;
831                         interrupt-parent = <&gic>;
832                         interrupts = <0 155 4>,
833                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
834                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
835                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>,
836                                 <0 155 4>, <0 155 4>, <0 155 4>, <0 155 4>;
837                         mmu-masters = < &gem0 0x874
838                                         &gem1 0x875
839                                         &gem2 0x876
840                                         &gem3 0x877
841                                         &usb0 0x860
842                                         &usb1 0x861
843                                         &qspi 0x873
844                                         &lpd_dma_chan1 0x868
845                                         &lpd_dma_chan2 0x869
846                                         &lpd_dma_chan3 0x86a
847                                         &lpd_dma_chan4 0x86b
848                                         &lpd_dma_chan5 0x86c
849                                         &lpd_dma_chan6 0x86d
850                                         &lpd_dma_chan7 0x86e
851                                         &lpd_dma_chan8 0x86f
852                                         &fpd_dma_chan1 0x14e8
853                                         &fpd_dma_chan2 0x14e9
854                                         &fpd_dma_chan3 0x14ea
855                                         &fpd_dma_chan4 0x14eb
856                                         &fpd_dma_chan5 0x14ec
857                                         &fpd_dma_chan6 0x14ed
858                                         &fpd_dma_chan7 0x14ee
859                                         &fpd_dma_chan8 0x14ef
860                                         &sdhci0 0x870
861                                         &sdhci1 0x871
862                                         &nand0 0x872>;
863                 };
864
865                 spi0: spi@ff040000 {
866                         compatible = "cdns,spi-r1p6";
867                         status = "disabled";
868                         interrupt-parent = <&gic>;
869                         interrupts = <0 19 4>;
870                         reg = <0x0 0xff040000 0x0 0x1000>;
871                         clock-names = "ref_clk", "pclk";
872                         #address-cells = <1>;
873                         #size-cells = <0>;
874                         power-domains = <&pd_spi0>;
875                 };
876
877                 spi1: spi@ff050000 {
878                         compatible = "cdns,spi-r1p6";
879                         status = "disabled";
880                         interrupt-parent = <&gic>;
881                         interrupts = <0 20 4>;
882                         reg = <0x0 0xff050000 0x0 0x1000>;
883                         clock-names = "ref_clk", "pclk";
884                         #address-cells = <1>;
885                         #size-cells = <0>;
886                         power-domains = <&pd_spi1>;
887                 };
888
889                 ttc0: timer@ff110000 {
890                         compatible = "cdns,ttc";
891                         status = "disabled";
892                         interrupt-parent = <&gic>;
893                         interrupts = <0 36 4>, <0 37 4>, <0 38 4>;
894                         reg = <0x0 0xff110000 0x0 0x1000>;
895                         timer-width = <32>;
896                         power-domains = <&pd_ttc0>;
897                 };
898
899                 ttc1: timer@ff120000 {
900                         compatible = "cdns,ttc";
901                         status = "disabled";
902                         interrupt-parent = <&gic>;
903                         interrupts = <0 39 4>, <0 40 4>, <0 41 4>;
904                         reg = <0x0 0xff120000 0x0 0x1000>;
905                         timer-width = <32>;
906                         power-domains = <&pd_ttc1>;
907                 };
908
909                 ttc2: timer@ff130000 {
910                         compatible = "cdns,ttc";
911                         status = "disabled";
912                         interrupt-parent = <&gic>;
913                         interrupts = <0 42 4>, <0 43 4>, <0 44 4>;
914                         reg = <0x0 0xff130000 0x0 0x1000>;
915                         timer-width = <32>;
916                         power-domains = <&pd_ttc2>;
917                 };
918
919                 ttc3: timer@ff140000 {
920                         compatible = "cdns,ttc";
921                         status = "disabled";
922                         interrupt-parent = <&gic>;
923                         interrupts = <0 45 4>, <0 46 4>, <0 47 4>;
924                         reg = <0x0 0xff140000 0x0 0x1000>;
925                         timer-width = <32>;
926                         power-domains = <&pd_ttc3>;
927                 };
928
929                 uart0: serial@ff000000 {
930                         u-boot,dm-pre-reloc;
931                         compatible = "cdns,uart-r1p12", "xlnx,xuartps";
932                         status = "disabled";
933                         interrupt-parent = <&gic>;
934                         interrupts = <0 21 4>;
935                         reg = <0x0 0xff000000 0x0 0x1000>;
936                         clock-names = "uart_clk", "pclk";
937                         power-domains = <&pd_uart0>;
938                 };
939
940                 uart1: serial@ff010000 {
941                         u-boot,dm-pre-reloc;
942                         compatible = "cdns,uart-r1p12", "xlnx,xuartps";
943                         status = "disabled";
944                         interrupt-parent = <&gic>;
945                         interrupts = <0 22 4>;
946                         reg = <0x0 0xff010000 0x0 0x1000>;
947                         clock-names = "uart_clk", "pclk";
948                         power-domains = <&pd_uart1>;
949                 };
950
951                 usb0: usb0 {
952                         #address-cells = <2>;
953                         #size-cells = <2>;
954                         status = "disabled";
955                         compatible = "xlnx,zynqmp-dwc3";
956                         clock-names = "bus_clk", "ref_clk";
957                         clocks = <&clk125>, <&clk125>;
958                         #stream-id-cells = <1>;
959                         iommus = <&smmu 0x860>;
960                         power-domains = <&pd_usb0>;
961                         ranges;
962
963                         dwc3_0: dwc3@fe200000 {
964                                 compatible = "snps,dwc3";
965                                 status = "disabled";
966                                 reg = <0x0 0xfe200000 0x0 0x40000>;
967                                 interrupt-parent = <&gic>;
968                                 interrupts = <0 65 4>;
969                                 /* snps,quirk-frame-length-adjustment = <0x20>; */
970                                 snps,refclk_fladj;
971                         };
972                 };
973
974                 usb1: usb1 {
975                         #address-cells = <2>;
976                         #size-cells = <2>;
977                         status = "disabled";
978                         compatible = "xlnx,zynqmp-dwc3";
979                         clock-names = "bus_clk", "ref_clk";
980                         clocks = <&clk125>, <&clk125>;
981                         #stream-id-cells = <1>;
982                         iommus = <&smmu 0x861>;
983                         power-domains = <&pd_usb1>;
984                         ranges;
985
986                         dwc3_1: dwc3@fe300000 {
987                                 compatible = "snps,dwc3";
988                                 status = "disabled";
989                                 reg = <0x0 0xfe300000 0x0 0x40000>;
990                                 interrupt-parent = <&gic>;
991                                 interrupts = <0 70 4>;
992                                 /* snps,quirk-frame-length-adjustment = <0x20>; */
993                                 snps,refclk_fladj;
994                         };
995                 };
996
997                 watchdog0: watchdog@fd4d0000 {
998                         compatible = "cdns,wdt-r1p2";
999                         status = "disabled";
1000                         interrupt-parent = <&gic>;
1001                         interrupts = <0 113 1>;
1002                         reg = <0x0 0xfd4d0000 0x0 0x1000>;
1003                         timeout-sec = <10>;
1004                 };
1005
1006                 xilinx_drm: xilinx_drm {
1007                         compatible = "xlnx,drm";
1008                         status = "disabled";
1009                         xlnx,encoder-slave = <&xlnx_dp>;
1010                         xlnx,connector-type = "DisplayPort";
1011                         xlnx,dp-sub = <&xlnx_dp_sub>;
1012                         planes {
1013                                 xlnx,pixel-format = "rgb565";
1014                                 plane0 {
1015                                         dmas = <&xlnx_dpdma 3>;
1016                                         dma-names = "dma0";
1017                                 };
1018                                 plane1 {
1019                                         dmas = <&xlnx_dpdma 0>,
1020                                                <&xlnx_dpdma 1>,
1021                                                <&xlnx_dpdma 2>;
1022                                         dma-names = "dma0", "dma1", "dma2";
1023                                 };
1024                         };
1025                 };
1026
1027                 xlnx_dp: dp@fd4a0000 {
1028                         compatible = "xlnx,v-dp";
1029                         status = "disabled";
1030                         reg = <0x0 0xfd4a0000 0x0 0x1000>;
1031                         interrupts = <0 119 4>;
1032                         interrupt-parent = <&gic>;
1033                         clock-names = "aclk", "aud_clk";
1034                         xlnx,dp-version = "v1.2";
1035                         xlnx,max-lanes = <2>;
1036                         xlnx,max-link-rate = <540000>;
1037                         xlnx,max-bpc = <16>;
1038                         xlnx,enable-ycrcb;
1039                         xlnx,colormetry = "rgb";
1040                         xlnx,bpc = <8>;
1041                         xlnx,audio-chan = <2>;
1042                         xlnx,dp-sub = <&xlnx_dp_sub>;
1043                         xlnx,max-pclock-frequency = <300000>;
1044                 };
1045
1046                 xlnx_dp_snd_card: dp_snd_card {
1047                         compatible = "xlnx,dp-snd-card";
1048                         status = "disabled";
1049                         xlnx,dp-snd-pcm = <&xlnx_dp_snd_pcm0>, <&xlnx_dp_snd_pcm1>;
1050                         xlnx,dp-snd-codec = <&xlnx_dp_snd_codec0>;
1051                 };
1052
1053                 xlnx_dp_snd_codec0: dp_snd_codec0 {
1054                         compatible = "xlnx,dp-snd-codec";
1055                         status = "disabled";
1056                         clock-names = "aud_clk";
1057                 };
1058
1059                 xlnx_dp_snd_pcm0: dp_snd_pcm0 {
1060                         compatible = "xlnx,dp-snd-pcm";
1061                         status = "disabled";
1062                         dmas = <&xlnx_dpdma 4>;
1063                         dma-names = "tx";
1064                 };
1065
1066                 xlnx_dp_snd_pcm1: dp_snd_pcm1 {
1067                         compatible = "xlnx,dp-snd-pcm";
1068                         status = "disabled";
1069                         dmas = <&xlnx_dpdma 5>;
1070                         dma-names = "tx";
1071                 };
1072
1073                 xlnx_dp_sub: dp_sub@fd4aa000 {
1074                         compatible = "xlnx,dp-sub";
1075                         status = "disabled";
1076                         reg = <0x0 0xfd4aa000 0x0 0x1000>,
1077                               <0x0 0xfd4ab000 0x0 0x1000>,
1078                               <0x0 0xfd4ac000 0x0 0x1000>;
1079                         reg-names = "blend", "av_buf", "aud";
1080                         xlnx,output-fmt = "rgb";
1081                         xlnx,vid-fmt = "yuyv";
1082                         xlnx,gfx-fmt = "rgb565";
1083                 };
1084
1085                 xlnx_dpdma: dma@fd4c0000 {
1086                         compatible = "xlnx,dpdma";
1087                         status = "disabled";
1088                         reg = <0x0 0xfd4c0000 0x0 0x1000>;
1089                         interrupts = <0 122 4>;
1090                         interrupt-parent = <&gic>;
1091                         clock-names = "axi_clk";
1092                         dma-channels = <6>;
1093                         #dma-cells = <1>;
1094                         dma-video0channel {
1095                                 compatible = "xlnx,video0";
1096                         };
1097                         dma-video1channel {
1098                                 compatible = "xlnx,video1";
1099                         };
1100                         dma-video2channel {
1101                                 compatible = "xlnx,video2";
1102                         };
1103                         dma-graphicschannel {
1104                                 compatible = "xlnx,graphics";
1105                         };
1106                         dma-audio0channel {
1107                                 compatible = "xlnx,audio0";
1108                         };
1109                         dma-audio1channel {
1110                                 compatible = "xlnx,audio1";
1111                         };
1112                 };
1113         };
1114 };